• Login
    View Item 
    •   DSpace Home
    • Journal Articles
    • School of Microelectronic Engineering (Articles)
    • View Item
    •   DSpace Home
    • Journal Articles
    • School of Microelectronic Engineering (Articles)
    • View Item
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Design of 100nm single-electron transistor (SET) by 2D TCAD simulation

    Thumbnail
    View/Open
    Abstract.pdf (7.691Kb)
    Date
    2006
    Author
    Amiza, Rasmi
    Uda, Hashim
    Awang Mat, Abd F
    Metadata
    Show full item record
    Abstract
    One of the great problems in current large-scale integrated circuits (LSIs) is increasing power dissipation in a small silicon chip. Single-electron transistor (SET) which operate by means of one-by-one electron transfer, small size and consume very low power are suitable for achieving higher levels of integration. In this paper, SET is designed with lOOnm gate length and 10nm gate width is successfully simulated by Synopsys TCAD. The power of SET device that obtained from simulation is 3.771 x 10-9 Watt for fixed current and 3.3565 x 10-9 Watt if fixed the gate voltage, VG, and the capacitance of this device is 0.4297 aF. These results were achieved at room temperature operation.
    URI
    http://ieeexplore.ieee.org/xpls/abs_all.jsp?=&arnumber=4266633
    http://dspace.unimap.edu.my/123456789/6888
    Collections
    • School of Microelectronic Engineering (Articles) [183]
    • Uda Hashim, Prof. Ts. Dr. [243]

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback
     

     

    Browse

    All of UniMAP Library Digital RepositoryCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage Statistics

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback