Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/1331
Full metadata record
DC FieldValueLanguage
dc.contributor.authorAmier Hafizun, Ab. Rashid-
dc.date.accessioned2008-06-27T08:07:19Z-
dc.date.available2008-06-27T08:07:19Z-
dc.date.issued2007-03-
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/1331-
dc.description.abstractThis VCO are designated using cascade technique and differential common-mode change. The measured are 4 stages at 2.0GHz with power dissipation 20mWatt. For this final year project,mentor grahics software has use for design n simulate the circuit of VCO. VCO have a specification to approach to design a schematic n layout. The specification are the fo=2.0GHz and the output of Ibias must have a double output than the Ibias/2 . Ibias 1mA. To fulfill the specification, the value of length (L) and width (W) at NMOS M≤1, M2, M5, M6, M9, M10, M14 , and M15 and the value of resistor has been change. For example, the differential pair as one stage of ring oscillator has been considering. M3 and M4 operate in the triode regions, each acting as a variable resistor controlled by Vbias . As Vbias become more positive, the on resistance of M3 and M4 increases, thus raising the time constant of the output and lowering. The output of VCO will go through to the input of the PMOS to get the oscillation at the output waveform. To start design of VCO resistor has been changes to form of PMOS transistor. Calculation for PMOS transistor can be act as a resistor has been complete. In summary, the negative feedback circuit has a loop gain that satisfies two condition; |H(jωo)| >= 1 and + < H(jωo) = 180°. The systems is then can be implemented in CMOS technologies which is called “Ring Oscillators”. To perform the design, the methods are using the mentor graphic software. This software provides design architecture software and IC design software. For testing and analyze circuit, design architecture can check all the parameter such as current, voltage and gain. Thus, actually for this designing the layout versus schematic (LVS) result is more important than design rule check (DRC) result.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlisen_US
dc.subjectOscillators, Electricen_US
dc.subjectElectronic circuitsen_US
dc.subjectMetal oxide semiconductors, Complementaryen_US
dc.subjectVoltage Control Oscillator (VCO)en_US
dc.titleDesign of Voltage Control Oscillator (VCO) In 0.18u CMOSen_US
dc.typeLearning Objecten_US
dc.contributor.advisorMuammar Mohamad Isa (Advisor)en_US
dc.publisher.departmentSchool of Microelectronic Engineeringen_US
Appears in Collections:School of Microelectronic Engineering (FYP)

Files in This Item:
File Description SizeFormat 
Abstract, Acknowledgment.pdf237.66 kBAdobe PDFView/Open
Conclusion.pdf97.92 kBAdobe PDFView/Open
Introduction.pdf72.06 kBAdobe PDFView/Open
Literature review.pdf1.53 MBAdobe PDFView/Open
Methodology.pdf281.7 kBAdobe PDFView/Open
References and appendix.pdf608.83 kBAdobe PDFView/Open
Results and discussion.pdf805.48 kBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.