Show simple item record

dc.contributor.authorAmiza, Rasmi
dc.date.accessioned2019-11-29T07:34:53Z
dc.date.available2019-11-29T07:34:53Z
dc.date.issued2006-04
dc.identifier.urihttp://dspace.unimap.edu.my:80/xmlui/handle/123456789/63459
dc.descriptionMaster of Science (Microelectronic Engineering)en_US
dc.description.abstractSingle-electron transistor (SET) is one of the promising nanotechnologies and distinguished by a very small device size and low power dissipation. This project explains the SET mask design, SET process flow development, and SET process and device simulation. The SET mask design consists of four level masks namely source and drain mask, polysilicon gate mask, contact mask, and metal mask. These masks were designed in nanometer (10-9 m) size using ELPHY Quantum GDS II Editor Software. The source and drain mask is connected by a nanowire placed between source and drain regions. The nanowire is designed with dimension of approximately 100 nm long and 10 nm wide. The process flow which includes the detailed parameters is developed for SET process and device simulation. This process flow consists of ten process modules include wafer cleaning process, material deposition, source/drain and nanowire formation , thermal oxidation, polysilicon deposition, polysilicon gate formation, source/drain implantation, contact formation, metal deposition and formation, and finally annealing and alloying process. The Synopsys TCAD simulation tools are utilized in SET process and device simulation work. The process and device simulation result shows that the single-electron transistor design with a 100 nm length and 10 nm width of the nanowire is working at room temperature (300 K) operation with a capacitance 0.4297 x 10-18F and a charging energy 186.4 meV.en_US
dc.language.isoenen_US
dc.publisherKolej Universiti Kejuruteraan Utara Malaysia (KUKUM)en_US
dc.subjectSol Single-Electron Transistor (SET)en_US
dc.subjectSingle-electron transistor (SET)en_US
dc.subjectSolid state electronicen_US
dc.subjectSilicon-on-insulator technologyen_US
dc.subjectSingle-Electron technologyen_US
dc.subjectSemiconductor devicesen_US
dc.titleDesign, simulation and process development for Sol Single-Electron Transistor (SET) fabricationen_US
dc.typeThesisen_US
dc.contributor.advisorUda Hashim, Assoc. Prof. Dr.en_US
dc.publisher.departmentSchool of Microelectronic Engineeringen_US


Files in this item

Thumbnail
Thumbnail

This item appears in the following Collection(s)

Show simple item record