Show simple item record

dc.contributor.authorNorafiza Salehan
dc.date.accessioned2008-09-03T09:06:01Z
dc.date.available2008-09-03T09:06:01Z
dc.date.issued2007-05
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/1934
dc.description.abstractWith advances in technology, many researchers have tried and are trying to design multipliers which offers either of following – high speed, low power consumption, regularity of layout and hence less area or even combination of them in one multiplier, thus making them suitable for various high speed, low power, and compact VLSI implementation. This project focuses on speed performance of the Modified Baugh-Wooley Two’s Complement Signed Multiplier. Three methods to improve speed performance of the multiplier – reduce the number of partial products and accelerate the accumulation have been discussed in literature view. For Modified Baugh-Wooley Two’s Complement Signed Multiplier the speed is improved by reducing the partial products and then summing these partial products using Carry Save Adder. The schematic design as well as speed performance analysis of this multiplier is done using Altera’s Quartus II Software and speed obtained on EPF10K70.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlisen_US
dc.subjectAltera Quartus IIen_US
dc.subjectMultipliersen_US
dc.subjectVery Large Scale Integration (VLSI)en_US
dc.subjectCarry Save Adder (CSA)en_US
dc.subjectMultipliers (Mathematical analysis)en_US
dc.title8-bits X 8-bits modified Booth 1’s complement multiplieren_US
dc.typeLearning Objecten_US
dc.contributor.advisorNorina Idris (Advisor)en_US
dc.publisher.departmentSchool of Microelectronic Engineeringen_US


Files in this item

Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail

This item appears in the following Collection(s)

Show simple item record