dc.contributor.author | Lee, Weng Fook | |
dc.contributor.author | Ali Yeon, Md Shakaff | |
dc.date.accessioned | 2009-07-14T04:12:49Z | |
dc.date.available | 2009-07-14T04:12:49Z | |
dc.date.issued | 2008 | |
dc.identifier.citation | American Journal of Applied Sciences , Volume 5, Issue 11, 2008, Pages 1528-1534 | en_US |
dc.identifier.issn | 1546-9239 | |
dc.identifier.uri | http://dspace.unimap.edu.my/123456789/6437 | |
dc.description.abstract | Microprocessors have grown tremendously in its computing and data crunching capability since the early days of the invention of a microprocessor. Today, most microprocessors in the market are at 32 bits, while the latest microprocessors from IBM, Intel and AMD are at 64 bits. To further grow the computational capability of a microprocessor, there are two possible paths. One method is to increase the data bus size of the microprocessor to 128/256/512 bits. The larger the data bus size, the more data can be crunched at any one time. The second method is to implement multiple microprocessor core in a single microprocessor unit. For example, Intel's Pentium 4 Dual Core and AMD's Athlon Dual Core both have two microprocessor core within a single microprocessor unit. Latest from Intel and AMD are quad core microprocessors with four microprocessor core within a single microprocessor unit. Both methods have its advantages and disadvantages. Both methods yields different design issues and have different engineering limitations. This research looks into the possibility of implementing a large data bus size VLIW microprocessor core of 256 bits on the data bus. VLIW is chosen as opposed to CISC and RISC due to its ease of scalability. | en_US |
dc.description.sponsorship | | en_US |
dc.language.iso | en | en_US |
dc.publisher | Science Publications. | en_US |
dc.subject | Large data bus size microprocessor | en_US |
dc.subject | Multicore | en_US |
dc.title | Implementing a large data bus VLIW microprocessor | en_US |
dc.type | Article | en_US |