• Login
    View Item 
    •   DSpace Home
    • Journal Articles
    • School of Mechatronic Engineering (Articles)
    • View Item
    •   DSpace Home
    • Journal Articles
    • School of Mechatronic Engineering (Articles)
    • View Item
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Implementation of 128/256 bit data bus microprocessor core on FPGA

    Thumbnail
    View/Open
    doc4.pdf (654.9Kb)
    Date
    2007-05
    Author
    Weng, Fook Lee
    Ali Yeon, Md. Shakaff, Prof. Dr.
    Metadata
    Show full item record
    Abstract
    This paper shows the implementation of a large data bus size microprocessor core of 128/256 bits on an Altera Stratix 2 FPGA using a superscalar architecture of 3 parallel pipes with 4 stage pipeline as shown in Figure 1. The system level implementation utilizing the implemented microprocessor core on FPGA is shown in Figure 2. The micro-architecture of the microprocessor core architecture of Figure 1 is implemented using four pipe stages of fetch, decode, execute and writeback with a shared register file for all 3 parallel pipes, as shown in Figure 3.
    URI
    http://www.icgst.com/pdcs/Volume7/Issue1/PDCS0712001.pdf
    http://dspace.unimap.edu.my/123456789/11392
    Collections
    • School of Mechatronic Engineering (Articles) [319]
    • Ali Yeon Md Shakaff, Dato' Prof. Dr. [105]

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback
     

     

    Browse

    All of UniMAP Library Digital RepositoryCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage Statistics

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback