Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/6437
Title: Implementing a large data bus VLIW microprocessor
Authors: Lee, Weng Fook
Ali Yeon, Md Shakaff
Keywords: Large data bus size microprocessor
Multicore
Issue Date: 2008
Publisher: Science Publications.
Citation: American Journal of Applied Sciences , Volume 5, Issue 11, 2008, Pages 1528-1534
Abstract: Microprocessors have grown tremendously in its computing and data crunching capability since the early days of the invention of a microprocessor. Today, most microprocessors in the market are at 32 bits, while the latest microprocessors from IBM, Intel and AMD are at 64 bits. To further grow the computational capability of a microprocessor, there are two possible paths. One method is to increase the data bus size of the microprocessor to 128/256/512 bits. The larger the data bus size, the more data can be crunched at any one time. The second method is to implement multiple microprocessor core in a single microprocessor unit. For example, Intel's Pentium 4 Dual Core and AMD's Athlon Dual Core both have two microprocessor core within a single microprocessor unit. Latest from Intel and AMD are quad core microprocessors with four microprocessor core within a single microprocessor unit. Both methods have its advantages and disadvantages. Both methods yields different design issues and have different engineering limitations. This research looks into the possibility of implementing a large data bus size VLIW microprocessor core of 256 bits on the data bus. VLIW is chosen as opposed to CISC and RISC due to its ease of scalability.
URI: http://dspace.unimap.edu.my/123456789/6437
ISSN: 1546-9239
Appears in Collections:School of Computer and Communication Engineering (Articles)
Ali Yeon Md Shakaff, Dato' Prof. Dr.

Files in This Item:
File Description SizeFormat 
abstract.pdf7.35 kBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.