Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/2342
Full metadata record
DC FieldValueLanguage
dc.contributor.authorZazurina Abd Rahman-
dc.date.accessioned2008-10-08T03:25:01Z-
dc.date.available2008-10-08T03:25:01Z-
dc.date.issued2007-04-
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/2342-
dc.description.abstractSince the invention of transistors some 30 years ago, CMOS devices have been scale down aggressively in each technology generations to achieve higher integration density and performance. The device shrinkage allow denser circuits, more functions per floor space, more complicated and integrated design, higher speed, lower supply voltage, which revolutionized the information and communication (ICT) technology. This report presents an investigation into the study of the effect of MOS transistor scaling on the critical device parameters. The parameters understudy are threshold voltage, on and off state leakage current, and short channel effect on sub-threshold characteristics, that have a direct influence on the integrated circuit (ICs) performance. An initial research found that, among the process parameters involved in the manufacture of devices, gate length has the most influential effect on those parameters. This study showed, for the MOSFET with gate length below one-tenths of a micrometer, has an operational problems. The study also proved that, producing MOSFET with channel lengths much smaller than a micrometer is a challenge, and the difficulties of semiconductor device fabrication are always a limiting factor in advancing integrated circuit technology.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlisen_US
dc.subjectMOS transistoren_US
dc.subjectIntegrated circuitsen_US
dc.subjectSemiconductorsen_US
dc.subjectMetal oxide semiconductorsen_US
dc.subjectMetal oxide semiconductors -- Mathematical modelsen_US
dc.subjectTransistorsen_US
dc.subjectMetal oxide semiconductor field-effect transistorsen_US
dc.titleThe study of the effect of MOS transistor scaling on the critical device parametersen_US
dc.typeLearning Objecten_US
dc.contributor.advisorRamzan Mat Ayub (Advisor)en_US
dc.publisher.departmentSchool of Microelectronic Engineeringen_US
Appears in Collections:School of Microelectronic Engineering (FYP)

Files in This Item:
File Description SizeFormat 
Abstract, Acknowledgment.pdf171.6 kBAdobe PDFView/Open
Conclusion.pdf73.54 kBAdobe PDFView/Open
Introduction.pdf87.06 kBAdobe PDFView/Open
Literature review.pdf535.93 kBAdobe PDFView/Open
Methodology.pdf630.37 kBAdobe PDFView/Open
References and appendix.pdf432.2 kBAdobe PDFView/Open
Results and discussion.pdf978.76 kBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.