Please use this identifier to cite or link to this item:
http://dspace.unimap.edu.my:80/xmlui/handle/123456789/11392
Title: | Implementation of 128/256 bit data bus microprocessor core on FPGA |
Authors: | Weng, Fook Lee Ali Yeon, Md. Shakaff, Prof. Dr. seanlee@emersysdesign.com aliyeon@unimap.edu.my |
Keywords: | Large data bus size microprocessor VLIW FPGA |
Issue Date: | May-2007 |
Publisher: | International Congress for global Science and Technology (ICGST) |
Citation: | Journal of Programmable Devices, Circuits, and Systems, vol.7(1), 2007, pages 7-13 |
Abstract: | This paper shows the implementation of a large data bus size microprocessor core of 128/256 bits on an Altera Stratix 2 FPGA using a superscalar architecture of 3 parallel pipes with 4 stage pipeline as shown in Figure 1. The system level implementation utilizing the implemented microprocessor core on FPGA is shown in Figure 2. The micro-architecture of the microprocessor core architecture of Figure 1 is implemented using four pipe stages of fetch, decode, execute and writeback with a shared register file for all 3 parallel pipes, as shown in Figure 3. |
Description: | Link to publisher's homepage at http://www.icgst.com |
URI: | http://www.icgst.com/pdcs/Volume7/Issue1/PDCS0712001.pdf http://dspace.unimap.edu.my/123456789/11392 |
Appears in Collections: | School of Mechatronic Engineering (Articles) Ali Yeon Md Shakaff, Dato' Prof. Dr. |
Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.