Show simple item record

dc.contributor.authorAmiza, Rasmi
dc.contributor.authorMohammad Nuzaihan, Md Nor
dc.contributor.authorUda, Hashim
dc.date.accessioned2009-08-28T01:28:47Z
dc.date.available2009-08-28T01:28:47Z
dc.date.issued2005-05-18
dc.identifier.citationp.85-90en_US
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/7104
dc.descriptionOrganized by Kolej Universiti Kejuruteraan Utara Malaysia (KUKUM), 18th - 19th May 2005 at Putra Palace Hotel, Kangar.en_US
dc.description.abstractSingle-electron transistor (SET) is attractive devices to use for large-scale integration. SET can be made very small, dissipate little power, and can measure quantities of charge much faster than MOSFETs. This makes SET would replace field-effect transistor (FET). In this paper, Electron Beam (EBeam) GDS II Editor Software is utilized to design a mask for SOI SET fabrication. This system show promising result producing structure at nanometer scale node. Four masks step are involved namely source/drain & gate mask, Poly-Si gate electrode mask, contact mask, and metallization mask. SOI SET device design with a gate length and gate width of approximately 0.1μm and 0.02μm respectively is generated for fabrication process. In addition, the processes involve in SOI SET fabrication are also discussed.en_US
dc.language.isoenen_US
dc.publisherKolej Universiti Kejuruteraan Utara Malaysiaen_US
dc.relation.ispartofseriesProceedings of the 1st National Conference on Electronic Designen_US
dc.subjectSingle-electron transistor (SET)en_US
dc.subjectSingle-electron transistor (SET) -- Design and constructionen_US
dc.subjectTransistorsen_US
dc.subjectLitographyen_US
dc.subjectElectron Beam Lithography (EBL)en_US
dc.subjectLithography, Electron beamen_US
dc.titleSOI Single-Electron Transistors (SET) design and process developmenten_US
dc.typeWorking Paperen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record