The design of On-Chip high performance transformer for power IC
dc.contributor.author | Chew, Sue Ping | |
dc.contributor.author | Norhuzaimin, Julai | |
dc.contributor.author | Ong, Lee Shyh | |
dc.contributor.author | King, Wilfred | |
dc.date.accessioned | 2009-08-24T09:04:45Z | |
dc.date.available | 2009-08-24T09:04:45Z | |
dc.date.issued | 2005-05-18 | |
dc.identifier.citation | p.99-102 | en_US |
dc.identifier.uri | http://dspace.unimap.edu.my/123456789/7063 | |
dc.description | Organized by Kolej Universiti Kejuruteraan Utara Malaysia (KUKUM), 18th - 19th May 2005 at Putra Palace Hotel, Kangar. | en_US |
dc.description.abstract | A monolithic integrated transformer is proposed for power IC with two different existing transformer’s variations and configurations; namely the stacked transformer and interleaved transformer. The proposed of the on-chip transformer design is based on their best performance in the aspects of area of efficiency and cost effectiveness. This paper intends to provide discussion on the design of transformer using CADENCE software and considerations on the circuit characterization and performance estimation. The structure of the on-printed board transformer with measurement results are also presented and analyzed. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Kolej Universiti Kejuruteraan Utara Malaysia | en_US |
dc.relation.ispartofseries | Proceedings of the 1st National Conference on Electronic Design | en_US |
dc.subject | Transformers | en_US |
dc.subject | Integrated transformer | en_US |
dc.subject | Integrated circuits | en_US |
dc.subject | Transformers -- Design and construction | en_US |
dc.subject | Electronics transformers -- Design and construction | en_US |
dc.title | The design of On-Chip high performance transformer for power IC | en_US |
dc.type | Working Paper | en_US |
Files in this item
This item appears in the following Collection(s)
-
Conference Papers [2599]