Show simple item record

dc.contributor.authorAwatif Hashim
dc.date.accessioned2008-09-03T08:49:31Z
dc.date.available2008-09-03T08:49:31Z
dc.date.issued2007-03
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/1933
dc.description.abstractAdders are commonly found in the critical path of many building blocks of microprocessors and digital signal processing chips. The most important for measuring the quality of adder designs in the past were propagation delay, and area. The purpose of the project is to implement a high-speed three levels six operands of 16-bits CSA with RCA at the end of the design. The objective of this project are design faster execution of CSA using gate logic design and implement it to the Altera UP2 board. The project is simulated and clarifies the output using Quartus II software and Altera UP2 board implementation to verify the design architectures. The high-speed circuit was designed by using smallest delay between five different logic gates Full Adder (FA) and by adding pipeline. This project has been achieved from 16.84MHz to the 90.09MHz speed on EPF10K70RC240-4 device. This result contribute CSA is in faster speed.en_US
dc.language.isoenen_US
dc.publisherSchool of Microelectronic Engineeringen_US
dc.subjectMicroprocessorsen_US
dc.subjectQuartus II softwareen_US
dc.subjectHigh speed adderen_US
dc.subjectCarry Save Adder (CSA)en_US
dc.subjectMetal oxide semiconductors, Complementaryen_US
dc.subjectIntegrated circuitsen_US
dc.titleHigh speed six operands 16-bits carry save adderen_US
dc.typeLearning Objecten_US
dc.contributor.advisorNorina Idris (Advisor)en_US


Files in this item

Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail

This item appears in the following Collection(s)

Show simple item record