• Login
    View Item 
    •   DSpace Home
    • Final Year Project Papers & Reports
    • School of Microelectronic Engineering (FYP)
    • View Item
    •   DSpace Home
    • Final Year Project Papers & Reports
    • School of Microelectronic Engineering (FYP)
    • View Item
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Low Power Multiplier Accumulator (MAC) unit using Sleepy Stack technique

    Thumbnail
    View/Open
    Abstract, Acknowledgment.pdf (66.84Kb)
    Conclusion.pdf (40.84Kb)
    Introduction.pdf (272.3Kb)
    Literature review.pdf (86.10Kb)
    Methodology.pdf (153.2Kb)
    References and appendix.pdf (237.1Kb)
    Results and discussion.pdf (93.69Kb)
    Date
    2008-05
    Author
    Aaron Selvam Thangamany
    Metadata
    Show full item record
    Abstract
    The main objective of this project is to provide new low power solutions for Very Large Scale Integration (VLSI) designers. Especially, the focus is on leakage power reduction. In this project, a novel circuit structure called “sleepy stack” is presented. The sleepy stack is a combination of two well known low-leakage techniques which are the forced stack technique and the sleep transistor technique. By combining two prior techniques, however, the sleepy stack technique can achieve ultra-low leakage power consumption while saving state. Since the sleepy stack technique comes with a huge area compared to a conventional Complementary Metal Oxide Semiconductor (CMOS) technique, the sleepy stack technique can be applicable to a design that requires ultra-low leakage power consumption with quick response time and is able to pay the associated area cost. There are two divisions for this project. First part is to design the MAC unit using Quartus II. Then the design is drawn in transistor level schematic using Design Architect software. Booth multiplier, Wallace tree multiplication method, carry save adder and carry look ahead adder are used in this project to enhance the design speed. The total designed of the MAC unit area consists of 29,547 transistors and consumed about 119.3083nW in active mode whereas 75.7775nW merely in sleep mode. Hence, it proven that this MAC unit design had saved up to 45.5308nW power consumption during sleep mode compared to the active mode by using Sleepy Stack approach.
    URI
    http://dspace.unimap.edu.my/123456789/1951
    Collections
    • School of Microelectronic Engineering (FYP) [153]

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback
     

     

    Browse

    All of UniMAP Library Digital RepositoryCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage Statistics

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback