dc.contributor.author | Gangamamba, B. P. | |
dc.contributor.author | Muralidhar, P. | |
dc.contributor.author | Murthy, N. S. | |
dc.date.accessioned | 2009-12-16T05:04:52Z | |
dc.date.available | 2009-12-16T05:04:52Z | |
dc.date.issued | 2009 | |
dc.identifier.citation | International Journal of Information and Communication Technology, vol. 2 (1-2), 2009, pages 156-165. | en_US |
dc.identifier.issn | 1466-6642 (Print) | |
dc.identifier.issn | 1741-8070 (Online) | |
dc.identifier.uri | http://inderscience.metapress.com/openurl.asp?genre=journal&eissn=1741-8070 | |
dc.identifier.uri | http://dspace.unimap.edu.my/123456789/7428 | |
dc.description | Link to publisher's homepage at http://inderscience.com/ | en_US |
dc.description.abstract | There is an ever demanding need to develop low power audio devices using MP3
technology. From the profiled results of MP3 algorithm on ARM processors, it has been
observed that the synthesis filter bank in the audio decoder consumes maximum power.
Hence, to reduce the power consumption of the filter bank, we developed an IEEE 754
single precision floating-point runtime reconfigurable architecture. The proposed
architecture consumes less power at run time as the last 12 bits of the mantissa part of
the synthesis filter coefficients are zero most of the time and, hence, the corresponding
multipliers will be switched off. Since the active multipliers during inverse polyphase
quadrature mirror filter banks (IPQMF) are less, we are able to achieve low powered
decoding process without significantly compromising on the accuracy and speed. We
synthesised and simulated the architecture using 0.35 m process technology under
synopsys environment. A uniform worst case power reduction of 23.7% has been
achieved in the frequency range from 1 MHz to 20 MHz when all the multipliers are in
active state. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Inderscience Enterprises Limited | en_US |
dc.subject | Low power reconfigurable pipelined architecture | en_US |
dc.subject | MP3 decoder | en_US |
dc.subject | Single precision multiplier | en_US |
dc.subject | Synthesis filter banks | en_US |
dc.subject | Audio devices | en_US |
dc.subject | Power consumption | en_US |
dc.subject | Energy consumption | en_US |
dc.title | Low power reconfigurable sub-band filter bank ASIC for MP3 decoder | en_US |
dc.type | Article | en_US |