dc.contributor.author | Lee, Weng Fook | |
dc.contributor.author | Ali Yeon, Md Shakaff | |
dc.date.accessioned | 2009-09-04T08:05:03Z | |
dc.date.available | 2009-09-04T08:05:03Z | |
dc.date.issued | 2006-06-15 | |
dc.identifier.citation | p.1-10 | en_US |
dc.identifier.uri | http://dspace.unimap.edu.my/123456789/7153 | |
dc.description | Organized by Kolej Universiti kejuruteraan Utara Malaysia (KUKUM), 15th June 2006 at DKG 4 & DKG 5, Kubang Gajah, Arau, Perlis. | en_US |
dc.description.abstract | A microprocessor’s capability to crunch data is dependent on its bus width. The larger the bus width, the more data it can crunch at any one time. For example, the crunching capability of a 32 bit microprocessor is at a comparable doubling factor of a 16 bit microprocessor. Therefore, having a microprocessor with larger bus size allows for more data crunching capability. However there is a drawback to using larger bus size. The larger the bus size, the greater amount of logic is required, and the larger the die size. Most microprocessors in the market today such as Intel’s Xeon and EMT64 microprocessor, AMD’s Athlon 64 and Opteron microprocessor, IBM’s PowerPC microprocessor are 64 bit microprocessors. They are able to crunch data at 64 bits at a time. Moving forward, in order to have a microprocessor to have more data crunching capability, there are two methods of progress: 1. increase the bit size from 64 bits to 128/256/512 bits and beyond 2. increase the amount of microprocessor core in a single microprocessor This paper investigates into the method of hardware design to increase the bit size (128/256/512) in terms of data bus thereby allowing large chunks of data to be processed at any one time. Research results to date shows that the worst critical path when increasing the bit size is limited to adder in the ALU. This is expected as the adder forms the basic component of ALU within the microprocessor. A new adder architecture have been developed during this research that can allow for large bit size computation but yet able to provide good performance compared to all other existing adder architecture. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Kolej Universiti Kejuruteraan Utara Malaysia | en_US |
dc.relation.ispartofseries | KUKUM Engineering Research Seminar 2006 | en_US |
dc.subject | VLIW | en_US |
dc.subject | Superscalar | en_US |
dc.subject | Large bit size | en_US |
dc.subject | Pipeline | en_US |
dc.subject | High speed adder | en_US |
dc.subject | Low voltage integrated circuits | en_US |
dc.subject | Microprocessors -- Design and construction | en_US |
dc.subject | Microprocessors | en_US |
dc.title | Research of large bit size superscalar pipeline VLIW microprocessor | en_US |
dc.type | Working Paper | en_US |