Show simple item record

dc.contributor.authorDehzangi, Arash
dc.contributor.authorLarki, Farhad
dc.contributor.authorJumiah, Hassan
dc.contributor.authorSaion, E.B.
dc.contributor.authorHutagalung, Sabar D.
dc.contributor.authorHamidon, M. N.
dc.contributor.authorGharayebi, Masoud
dc.contributor.authorKharazmi, Alireza
dc.contributor.authorMohammadi, Sanaz
dc.date.accessioned2016-04-22T10:17:08Z
dc.date.available2016-04-22T10:17:08Z
dc.date.issued2014
dc.identifier.citationInternational Journal of Nanoelectronics and Materials, vol.7 (1), 2014, pages 45-56en_US
dc.identifier.issn1985-5761 (Printed)
dc.identifier.issn1997-4434 (Online)
dc.identifier.urihttp://dspace.unimap.edu.my:80/xmlui/handle/123456789/41328
dc.descriptionLink to publisher's homepage at http://ijneam.unimap.edu.my/en_US
dc.description.abstractThe fabrication of Double gate (DG) and Single gate (SG) Junctionless silicon nanowire transistor (JLSNWT) was investigated in this research. The transistors used silicon nanowire patterned on lightly doped (10^5 cm-3) p-type silicon-on-insulator (SOI) wafer fabricated with an atomic force microscope (AFM) nanolithography technique. The top Si layer has a thickness of 90 nm and a resistivity (ρ) of 13.5-22.5 Ω cm. The modified RCA method implemented for sample preparation. The local anodic oxidation (LAO) followed by two wet etching steps, KOH etching for Si removal and HF etching for oxide removal, have implemented to reach the structures. The writing speed and applied tip voltage were held in 0.6 μm/s and 8.5 volt respectively. Scan speed was held in 1.0 μm/s. The etching processes were elaborately optimized by 30% wt. KOH + 10% vol. IPA in appropriate time, temperature and humidity. The structure is a gated voltage is applied and made a sufficiently large barrier in the gating region. Negative gate voltage unable to make significant effect on drain current to drive the device into accumulation mode.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlisen_US
dc.subjectLocal anodic oxidation (LAO)en_US
dc.subjectSilicon-on-insulator (SOI)en_US
dc.subjectAtomic force microscope (AFM)en_US
dc.subjectDouble gate (DG) and single gate (SG) junction-less silicon nanowire transistor (JLSNWT)en_US
dc.titleFabrication and characterization of p-type double gate and single gate junctions silicon nanowire transistor by atomic force microscopy nanolithographyen_US
dc.typeArticleen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record