Show simple item record

dc.contributor.authorMohd Khairuddin, Md. Arshad
dc.contributor.authorMakovejev, Sergej
dc.contributor.authorOlsen, Sarah H.
dc.contributor.authorAndrieu, F.
dc.contributor.authorRaskin, Jean Pierre
dc.contributor.authorFlandre, Denis
dc.contributor.authorKilchytska, Valeriya I.
dc.date.accessioned2014-05-12T03:41:25Z
dc.date.available2014-05-12T03:41:25Z
dc.date.issued2013
dc.identifier.citationSolid-State Electronics, vol. 90, 2013, pages 56-64en_US
dc.identifier.issn0038-1101
dc.identifier.urihttp://www.sciencedirect.com/science/article/pii/S0038110113001123
dc.identifier.urihttp://dspace.unimap.edu.my:80/dspace/handle/123456789/34409
dc.descriptionLink to publisher's homepage at http://www.elsevier.com/en_US
dc.description.abstractIn this work we investigate the effect of ground plane (GP) on analog figures of merit (FoM) of ultra-thin body and thin buried oxide (UTBB) SOI MOSFETs. Based on experimental devices, both n- and p-type GP configurations are considered and compared with standard no-GP substrates. In a standard single-gate (SG) regime, the effect of GP implementation on analog FoM (related to slightly higher body factor and improved gate-to-channel coupling) is negligible. Moreover, p-GP implementation allows higher intrinsic gain at high frequency compared with no-GP and n-GP substrates. Furthermore, we demonstrate that application of an asymmetric double-gate (ADG) (i.e. front-gate to back-gate/substrate connection) regime allows better control of short-channel effects in terms of drain induced barrier lowering, subthreshold slope and threshold voltage control, due to improved gate(s)-to-channel coupling. Application of an ADG mode is shown to enhance analog FoM such as transconductance, drive current and intrinsic gain of UTBB SOI MOSFETs. Finally, simulations predict that improvements of analog FoM provided by ADG mode can be obtained in the whole dynamic operation range. Moreover, ADG mode provides elimination of the high-frequency substrate coupling effects.en_US
dc.language.isoenen_US
dc.publisherElsevier Ltd.en_US
dc.subjectAnalog figures of meriten_US
dc.subjectAsymmetrical double gateen_US
dc.titleUTBB SOI MOSFETs analog figures of merit: Effects of ground plane and asymmetric double-gate regimeen_US
dc.typeArticleen_US
dc.contributor.urlmohd.khairuddin@unimap.edu.myen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record