• Login
    View Item 
    •   DSpace Home
    • Journal Articles
    • School of Microelectronic Engineering (Articles)
    • View Item
    •   DSpace Home
    • Journal Articles
    • School of Microelectronic Engineering (Articles)
    • View Item
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Extended MASTAR modeling of DIBL in UTB and UTBB SOI MOSFETs

    Thumbnail
    View/Open
    Extended MASTAR modeling.pdf (52.87Kb)
    Date
    2012-01
    Author
    Mohd Khairuddin, Md Arshad, Dr.
    Raskin, Jean-Pierre, Prof.
    Kilchytska, Valeriya, Dr.
    Andrieu, François, Dr.
    Scheiblin, Pascal
    Faynot, O.
    Flandre, Denis, Prof.
    Metadata
    Show full item record
    Abstract
    This paper analyzes and models the drain-induced barrier lowering (DIBL) for ultrathin silicon body and ultrathin silicon body and thin buried oxide (UTBB) SOI MOSFETs. The channel depth appears as the primary factor in controlling DIBL when the substrate is in accumulation or inversion, whereas space-charge thickness in the substrate is the dominant parameter when the substrate is depleted. Under substrate depletion condition, UTBB devices lose their low DIBL features due to the increased coupling through the effective insulating layer underneath the transistor channel. The proposed model extending MASTAR equations is in agreement with experimental DIBL.
    URI
    ieexplore.ieee.org/xpl/periodicals.jsp
    http://dspace.unimap.edu.my/123456789/23993
    Collections
    • School of Microelectronic Engineering (Articles) [183]

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback
     

     

    Browse

    All of UniMAP Library Digital RepositoryCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage Statistics

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback