Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/7132
Title: Algorithmic implementation to achieve high speed mathematical addition on Silicon for 128 bits and larger
Authors: Weng, Fook Lee
Keywords: Integrated circuits
Silicon
Microprocessors
Very Large Scale Integration (VLSI)
Microprocessors -- Design and construction
High speed adder
Mathematical algorithms
Issue Date: 18-May-2005
Publisher: Kolej Universiti Kejuruteraan Utara Malaysia
Citation: p.71-76
Series/Report no.: Proceedings of the 1st National Conference on Electronic Design
Abstract: Mathematical addition is frequently used in VLSI IC design, namely in Arithmetic Logic Unit (ALU) which forms the basis of microprocessor computation core. The performance of the microprocessor is partially dependent on the performance of the ALU and the ALU is partially dependent on the performance of the adder which forms the basic computational circuit within the ALU. Therefore, to achieve high performance mathematical computation on a microprocessor, the adder must be able to perform high performance addition. With the ever increasing bit size of microprocessors, designing an adder circuit for mathematical computation of large bit size becomes an issue. This paper proposes a method to design a high speed adder circuitry using carry skip algorithm that allows for parallel computation of large bit size numbers.
Description: Organized by Kolej Universiti Kejuruteraan Utara Malaysia (KUKUM), 18th - 19th May 2005 at Putra Palace Hotel, Kangar.
URI: http://dspace.unimap.edu.my/123456789/7132
Appears in Collections:Conference Papers

Files in This Item:
File Description SizeFormat 
Algorithmic Implementation to Achieve High Speed Mathematical Addition on Silicon for 128 Bits and Larger.pdfAccess is limited to UniMAP community.273.03 kBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.