Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/6797
Title: Improved booth encoding for reduced area multiplier
Authors: Hussin, R.
Ali Yeon, Md Shakaff
Idris, N.
Ismail, R.C.
Kamarudin, A.
Keywords: Booth Multiplier
Signal encoding
Arithmetic
Trees (mathematics)
Multipliers (Mathematical analysis)
Multipliers
Issue Date: Dec-2006
Publisher: Institute of Electrical and Electronics Engineering (IEEE)
Citation: p.773-775
Series/Report no.: Proceedings of IEEE International Conference on Semiconductor Electronics (ICSE 06)
Abstract: In designing high density circuit, size is a major concern in design. This paper presents a simple modification to the Booth Multiplier that can effectively reduce the area with an accepted scarified in speed. A conventional Booth Multiplier consists of Booth Encoder, Partial Product and Summation Tree. Rizalafande[1] introduced new design technique in generating the partial product's row. Meanwhile Hsin-Lei[2] introduced a novel circuit for Booth Encoder/Decoder which claims his design a smaller design. In this propose design, we are still using Rizalafande's architecture but replace the booth encoder with Hsin-Lei encoder. The design was implemented using the FLEX10K EPF 10K70RC240-4 device and Altera MaxPlus+II software.
Description: Link to publisher's homepage at http://ieeexplore.ieee.org
URI: http://ieeexplore.ieee.org/xpls/abs_all.jsp?=&arnumber=4266724
http://dspace.unimap.edu.my/123456789/6797
ISBN: 0-7803-9730-4
Appears in Collections:School of Computer and Communication Engineering (Articles)
Ali Yeon Md Shakaff, Dato' Prof. Dr.

Files in This Item:
File Description SizeFormat 
Abstract7.54 kBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.