Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/61121
Title: Impact of interface traps and parasitic capacitance on gate capacitance of In0.53Ga0.47As-FinFET for sub 14nm technology node
Authors: Pathak, Jay
Darji, Anand
jaypathak050@gmail.com
Keywords: FinFET
InGaAs
Interface traps and parasitic capacitance
Nanoscale devices
Issue Date: Jul-2019
Publisher: Universiti Malaysia Perlis (UniMAP)
Citation: International Journal of Nanoelectronics and Materials, vol.12(3), 2019, pages 319-328
Abstract: FinFET technology has emerged to be one of the advanced nanoscale devices for Moore’s Law. The presence of several parasitic components in FinFET has significant effect on the device performance for the channel length of the order 14 nm. The III-V materials are replacing Silicon in FinFET technology to overcome the challenges faced by Silicon. The III-V compound semiconductors material such as Indium Gallium Arsenic (InGaAs), when used as channel material with high-K dielectric oxide materials faces a critical problem of interface traps. In this paper, the significance of interface traps at different energy levels was analysed in 14 nm InGaAs FinFET at high-k/InGaAs channel material. Apart from, the interface traps the gate parasitic capacitance of FinFET with channel material of InGaAs beyond 14 nm gate length was also investigated.
Description: Link to publisher's homepage at http://ijneam.unimap.edu.my
URI: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/61121
ISSN: 1985-5761 (Printed)
1997-4434 (Online)
Appears in Collections:International Journal of Nanoelectronics and Materials (IJNeaM)

Files in This Item:
File Description SizeFormat 
Impact of Interface Traps and Parasitic Capacitance on Gate.pdf1.49 MBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.