Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/40352
Title: Logical effort of CMOS 4-2 compressors for arithmetic circuits
Authors: Wong, Liang Yuan
Norina Idris
Keywords: Compressors
Logical Effort
Compressors -- Design and construction
Issue Date: Apr-2011
Publisher: Universiti Malaysia Perlis (UniMAP)
Abstract: The method of Logical Effort on CMOS circuit design for speed, it is implied on a few types topologies of the 4-2 compressor. The delay is calculated with Logical Effort concept, choosing the critical path of each circuit, obtain the stage effort, delay and the transistor size for each 4-2 compressor. Software such as Mentor Graphics is chosen as software simulator, and analysis of the result. The result from the simulation is analyzed and found the delay is reduced, after optimizing by method of Logical Effort, the load of the circuit drove will determine the delay and the transistor sizing, but the method has limits. Benefits of Logical Effort on a circuit is good for initiate the ideal of design and quick hand calculations, which is lead to “time-saving” in designing a circuit that the problem designer faced, but its accuracy is limited.
Description: Access is limited to UniMAP community.
URI: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/40352
Appears in Collections:School of Microelectronic Engineering (FYP)

Files in This Item:
File Description SizeFormat 
Abstract, Acknowledgement.pdf183.64 kBAdobe PDFView/Open
Introduction.pdf91.87 kBAdobe PDFView/Open
Literature review.pdf295.21 kBAdobe PDFView/Open
Methodology.pdf347.46 kBAdobe PDFView/Open
Results and discussion.pdf983.6 kBAdobe PDFView/Open
Conclusion.pdf85.81 kBAdobe PDFView/Open
References and appendix.pdf226.1 kBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.