Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/1934
Title: 8-bits X 8-bits modified Booth 1’s complement multiplier
Authors: Norafiza Salehan
Norina Idris (Advisor)
Keywords: Altera Quartus II
Multipliers
Very Large Scale Integration (VLSI)
Carry Save Adder (CSA)
Multipliers (Mathematical analysis)
Issue Date: May-2007
Publisher: Universiti Malaysia Perlis
Abstract: With advances in technology, many researchers have tried and are trying to design multipliers which offers either of following – high speed, low power consumption, regularity of layout and hence less area or even combination of them in one multiplier, thus making them suitable for various high speed, low power, and compact VLSI implementation. This project focuses on speed performance of the Modified Baugh-Wooley Two’s Complement Signed Multiplier. Three methods to improve speed performance of the multiplier – reduce the number of partial products and accelerate the accumulation have been discussed in literature view. For Modified Baugh-Wooley Two’s Complement Signed Multiplier the speed is improved by reducing the partial products and then summing these partial products using Carry Save Adder. The schematic design as well as speed performance analysis of this multiplier is done using Altera’s Quartus II Software and speed obtained on EPF10K70.
URI: http://dspace.unimap.edu.my/123456789/1934
Appears in Collections:School of Microelectronic Engineering (FYP)

Files in This Item:
File Description SizeFormat 
Abstract, Acknowledgment.pdf188.77 kBAdobe PDFView/Open
Conclusion.pdf76.64 kBAdobe PDFView/Open
Introduction.pdf85.18 kBAdobe PDFView/Open
Literature review.pdf243.78 kBAdobe PDFView/Open
Methodology.pdf330.07 kBAdobe PDFView/Open
References and appendix.pdf96.8 kBAdobe PDFView/Open
Results and discussion.pdf194.26 kBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.