• Login
    View Item 
    •   DSpace Home
    • The Library
    • Conference Papers
    • View Item
    •   DSpace Home
    • The Library
    • Conference Papers
    • View Item
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Algorithmic implementation to achieve high speed mathematical addition on Silicon for 128 bits and larger

    Thumbnail
    View/Open
    Access is limited to UniMAP community. (273.0Kb)
    Date
    2005-05-18
    Author
    Weng, Fook Lee
    Metadata
    Show full item record
    Abstract
    Mathematical addition is frequently used in VLSI IC design, namely in Arithmetic Logic Unit (ALU) which forms the basis of microprocessor computation core. The performance of the microprocessor is partially dependent on the performance of the ALU and the ALU is partially dependent on the performance of the adder which forms the basic computational circuit within the ALU. Therefore, to achieve high performance mathematical computation on a microprocessor, the adder must be able to perform high performance addition. With the ever increasing bit size of microprocessors, designing an adder circuit for mathematical computation of large bit size becomes an issue. This paper proposes a method to design a high speed adder circuitry using carry skip algorithm that allows for parallel computation of large bit size numbers.
    URI
    http://dspace.unimap.edu.my/123456789/7132
    Collections
    • Conference Papers [2599]

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback
     

     

    Browse

    All of UniMAP Library Digital RepositoryCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage Statistics

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback