Show simple item record

dc.contributor.authorNorsaifulrudin Mat Zuki
dc.date.accessioned2008-09-07T03:29:48Z
dc.date.available2008-09-07T03:29:48Z
dc.date.issued2008-04
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/1974
dc.description.abstractAs the advance of VLSI technology, low power design has become an important topic in VLSI design. This project is to design a low power multiplier implemented in mentor graphic tools. Low power multipliers are developed through minimizing switching activities of partial product using the radix 4 booth algorithm. Before computation for two input data, the one with a smaller effective dynamic range is processed to generate booth codes, thereby increasing the probability that the partial products become zero. By employing the dynamic-range determination unit to control input data paths, the multiplier with a column-based adder tree of compressors or counters is designed. The proposed 16x16-bit multiplier reduces power consumed by the conventional multiplier. The proposed multiplier design will try to reduce the total power consumption by 20% - 30% when compared with other multiplier. The multipliers proposed herein can be broadly used in various media processing to yield low-power consumption at limited hardware cost.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlisen_US
dc.subjectMultipliersen_US
dc.subjectMetal oxide semiconductors, Complementaryen_US
dc.subjectIntegrated circuits -- Very large scale integrationen_US
dc.subjectIntegrated circuitsen_US
dc.subjectLow power multipliersen_US
dc.titleAnalysis & design low power multiplier using TSMC 0.18µm CMOS technologyen_US
dc.typeLearning Objecten_US
dc.contributor.advisorNazuhusna Khalid (Advisor)en_US
dc.publisher.departmentSchool of Microelectronic Engineeringen_US


Files in this item

Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail

This item appears in the following Collection(s)

Show simple item record