dc.contributor.author | Razaidi, Hussin | |
dc.contributor.author | Ali Yeon, Md Shakaff, Prof. Dr. | |
dc.contributor.author | Norina, Idris | |
dc.contributor.author | Zaliman, Sauli, Prof. Dr. | |
dc.contributor.author | Rizalafande, Che Ismail | |
dc.contributor.author | Afzan, Kamarudin | |
dc.date.accessioned | 2012-06-05T05:07:01Z | |
dc.date.available | 2012-06-05T05:07:01Z | |
dc.date.issued | 2008-12-01 | |
dc.identifier.isbn | 978-142442315-6 | |
dc.identifier.uri | http://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=4786767 | |
dc.identifier.uri | http://dspace.unimap.edu.my/123456789/19693 | |
dc.description | Link to publisher's homepage at http://ieeexplore.ieee.org/ | en_US |
dc.description.abstract | In this paper, we present the design of an efficient multiplication unit. This multiplier architecture is based on Radix 4 Booth multiplier. In order to improve his architecture, we have made 2 enhancements. The first is to modify the Wen-Chang's Modified Booth Encoder (MBE) since it is the fastest scheme to generate a partial product. However, when implementing this MBE with the Simplified Sign Extension (SSE) method, the multiplication's output is incorrect. The 2nd part is to improve the delay in the 4:2 compressor circuit. The redesigned 4:2 compressor reduced the delay of the Carry signal. This modification has been made by rearranging the Boolean equation of the Carry signal. This architecture has been designed using Quartus II. The Gajski rule has been adopted in order to estimate the delay and size of the circuit. The total transistor count for this new multiplier is being a slightly bigger. This is due to the new MBE which is uses more transistor. However in performance speed, this efficiency multiplier is quite good. The propagation delay is reduced by about 2% - 7% from other designers. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institute of Electrical and Electronics Engineers (IEEE) | en_US |
dc.relation.ispartofseries | Proceedings of the International Conference on Electronic Design (ICED) 2008 | en_US |
dc.subject | Booth multipliers | en_US |
dc.subject | Modified booth multipliers | en_US |
dc.subject | Multiplier architectures | en_US |
dc.subject | Architectural design | en_US |
dc.subject | Propagation delays | en_US |
dc.subject | multiplier architecture | en_US |
dc.subject | Sign extensions | en_US |
dc.subject | Transistor counts | en_US |
dc.title | An efficient modified booth multiplier architecture | en_US |
dc.type | Working Paper | en_US |
dc.contributor.url | shidee@unimap.edu.my | en_US |