Show simple item record

dc.contributor.authorTamayanti, Ramasandram
dc.date.accessioned2016-06-16T06:59:45Z
dc.date.available2016-06-16T06:59:45Z
dc.date.issued2015-06
dc.identifier.urihttp://dspace.unimap.edu.my:80/xmlui/handle/123456789/42079
dc.descriptionAccess is limited to UniMAP community.en_US
dc.description.abstractThis project is about Prototype of 16 bit CPU on FPGA. This prototyping of CPU uses the Very High Speed Integrated Circuit Hardware Description Language (VHDL) and the output will be displayed on the FPGA board. Few steps are implemented in this project which is the fetch, decode, execute and store. Besides that there are few components required to develop the CPU which are the Control Unit, ALU, Storage unit, datapath and also registers. The Datapath unit and Control unit plays the main role in this project. The input will send the data and instruction in 16 bit to the registers. The VHDL code will be written into the Quartus software and then executed. The result was displayed on the FPGA board. Finally this project has successfully develop prototyping 16-bit CPU on FPGA with hardware working as per the simulation.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlis (UniMAP)en_US
dc.subject16 bit CPUen_US
dc.subjectCentral Processing Unit (CPU)en_US
dc.subjectCentral Processing Unit (CPU) -- Design and constructionen_US
dc.subjectVHDL (Computer hardware description language)en_US
dc.titlePrototype of 16 BIT CPU on FPGAen_US
dc.typeLearning Objecten_US
dc.contributor.advisorDr Phak LenEh Kanen_US
dc.publisher.departmentSchool of Computer and Communication Engineeringen_US


Files in this item

Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail

This item appears in the following Collection(s)

Show simple item record