## CHAPTER 3

## METHODOLOGY

The previous chapter reviewed on the operational amplifier and its modes and parameters. The fundamentals of two stages CMOS operational amplifier is also surveyed and analyzed. In this chapter, the method to design the two stages CMOS operational amplifier according to design objective is discussed.

### 3.1 Design Approach

Figure 3.1 is the block diagram about the project flow of the CMOS operational amplifier design. The design system consists of 4 stages.


Figure 3.1: The Block Diagram for the Design System.

The first stage is the design process of CMOS operational amplifier. The design process involves two distinct activities, architecture design and component design. In architecture design, available architecture based on theories of advanced analog circuit design is founded and adapted to present requirements. After that, new architecture has been created in order to meet the requirements of design objectives. Once a satisfactory architecture has been obtained, component is designed. For component design, first of all, the transistor sizes were designed followed by compensation network.

In the second stage, the analysis and simulation of CMOS operational amplifier is done. The complete schematic is implemented in Mentor Graphics design architecture station employing $0.35 \mu \mathrm{~m}$ technology. The DC analysis is done to determine the transistor drain currents. Using the drain current VGS, gm and gds is determined, where VGS is gate to source voltage, gm is transconductance and gds is drain to source transconductance. Next offset voltage, dc gain, output swing, common mode input range and power dissipation parameters were measured.

In the third stage, modification was done to CMOS operational amplifier schematic. The redesign is necessary to meet the requirements of design objectives. For example, initially the load capacitance was assumed to be 0.44 pF , which had to be later adjusted in order to meet the slew rate specifications.

In the final stage, analysis was done to simulation results to compare the simulated results with the two stages CMOS operational amplifier design specifications. The comparison is tabulated and the discussion of its design performance is done and concluded.

### 3.2 Design Schematic

The CMOS operational amplifier circuit shown in Figure 3.2, in general, is a low power, moderate gain and fast settling time operational amplifier architecture consisting of three stages. The first stage provides of the biasing circuitry for the amplifier. The bias current sets the gate voltage of transistor M8, and this gate voltage is used as a gate bias voltage for the transistor current sources, M5 and M7, which bias the second and third stages of the amplifier.


Figure 3.2: The schematic design for the CMOS operational amplifier.

The last stage is the second gain stage and consists of transistors M6 and M7. The NMOS transistor M6 is the driver with M7 acting as the load. Again, the high output
resistances of these two transistors equate to a relatively large gain for this stage and an overall moderate gain for the complete amplifier.

The large gain of the last stage is further utilized in the compensation of the amplifier via the capacitance Cc. Without compensation, the op-amp will oscillate in feedback circuits with a high loop gain. By taking advantage of the Miller Effect and the high resistance at the drain of M2, a smaller value for the capacitance Cc is used than would be needed otherwise.

The three stages of the amplifier and its compensation circuitry provide a stable, moderate gain, low power and fast settling time monolithic CMOS operational amplifier. The following sections discuss the design of this amplifier, the constraints for the design, the simulation and performance results, and a discussion of the overall amplifier.

### 3.3 Design Objective

The design objective is to design a two stage CMOS operational amplifier to meet the following specifications. The specifications referred from Joseph A. Potkay "CMOS Operational Amplifier Design Project" EECS 413, December $15^{\text {th }}, 2000$.

1) Open Loop gain > 10000
2) $\mathbf{G B W}>50 \mathrm{MHz}$
3) Power Supply = +/- 2.5 V
4) Load Capacitance $=2 \mathrm{pF}$
5) Slew Rate $>=20 \mathrm{~V} / \mathrm{uS}$
6) Output Range $>+/-2.2 \mathrm{~V}$
7) Input CMR > +/- 1.75 V
8) Power dissipation 250 uW or less

### 3.4 Design

The CMOS operational amplifier consists of two stages, the differential amplifier stage and common source amplifier. All the transistors assumed to be symmetrical. The basic relationship used in the designing process is discussed in this section.

## DC Gain:

Total DC gain is equal to the product of 2 gain stages and is given by:

$$
\begin{equation*}
\frac{v o}{v i}=\frac{g_{m 2} \times g_{m 6}}{\left(g_{d s 2}+g_{d s 4}\right) \times\left(g_{d s 6}+g_{d s 7}\right)}=\frac{\sqrt{k_{p} \times 2 k_{n}}}{(\lambda 2+\lambda 4) \times(\lambda 6+\lambda 7)} \times \frac{\sqrt{\left(\frac{W}{L}\right)_{2} \times\left(\frac{W}{L}\right) 6}}{\sqrt{I_{D 5} \times I_{D 7}}} \tag{3.0}
\end{equation*}
$$

Given the design specification of 85 dB and using the minimum $\mathrm{L}=0.8 \mathrm{um}$ to minimize capacitance, this reduces to the following:

$$
\begin{equation*}
\frac{\left(\frac{W}{L}\right)_{2} \times\left(\frac{W}{L}\right)_{6}}{I_{D 5} \times I_{D 7}} \geq 15.44 \times 10^{12} \mathrm{~A}^{-2} \tag{3.1}
\end{equation*}
$$

Where $\quad g_{m}=$ transconductance.

$$
\begin{aligned}
g_{d s} & =\text { transconductance drain to source. } \\
\lambda & =\text { channel length modulation parameter. } \\
k_{p} & =\text { pmos transconductance parameter (in saturation). } \\
I_{D} & =\text { drain current. }
\end{aligned}
$$

## Common-Mode Input Range:

The negative common mode input range is given by:

$$
\begin{equation*}
C M R^{-}=V_{G S 3}+\left|V_{D S A T 1}\right|-\left|V_{G S 1}\right|=\sqrt{\frac{I_{D 5}}{k_{n}\left(\frac{W}{L}\right)_{3}}} \leq 0.75 \mathrm{~V} \quad \text { or, } \frac{I_{D 5}}{\left(\frac{W}{L}\right)_{3}} \leq 32.4 \times 10^{-6} \tag{3.2}
\end{equation*}
$$

The positive common mode input range is given by:

$$
\begin{equation*}
C M R^{+}=\left|V_{D S A T 5}\right|+\left|V_{G S 2}\right|=\sqrt{\frac{2 I_{D 5}}{k_{p}\left(\frac{W}{L}\right)_{5}}}+\sqrt{\frac{I_{D 5}}{k_{p}\left(\frac{W}{L}\right)_{2}}}+V t o \leq 0.75 \text {, or } \tag{3.3}
\end{equation*}
$$

$\sqrt{\frac{2 I_{D 5}}{\left(\frac{W}{L}\right)_{5}}}+\sqrt{\frac{I_{D 5}}{\left(\frac{W}{L}\right)_{2}}} \leq 380 \times 10^{-6} A^{1 / 2}$

Where $\quad V_{\text {DSAT5 }}=$ drain saturation voltage .

$$
V_{G S}=\text { gate to source voltage. }
$$

## Output Swing:

The calculation to determine the positive and negative output voltage swing is as follows:

$$
\begin{align*}
& \text { Vout }^{+}=\left|V_{D S A T 7}\right|=\sqrt{\frac{2 I_{D 7}}{k_{p}\left(\frac{W}{L}\right)_{7}}} \leq 0.3 \text { or, } \frac{I_{D 7}}{\left(\frac{W}{L}\right)_{7}} \leq 2.6 \times 10^{-6} \mathrm{~A}  \tag{3.5}\\
& \text { Vout }^{-}=\left|V_{D S A T 6}\right|=\sqrt{\frac{2 I_{D 7}}{k_{n}\left(\frac{W}{L}\right) 6}} \leq 0.3 \text { or, } \frac{I_{D 7}}{\left(\frac{W}{L}\right) 6} \leq 5.7 \times 10^{-6} \mathrm{~A} \tag{3.6}
\end{align*}
$$

## Power Dissipation:

The total power dissipation of circuit follows the following relationship:

$$
\begin{equation*}
\left(\mathrm{I}_{\mathrm{D} 8}+\mathrm{I}_{\mathrm{D} 5}+\mathrm{I}_{\mathrm{D} 7}\right)^{*}\left(\mathrm{~V}_{\mathrm{DD}}-\mathrm{V}_{\mathrm{SS}}\right) \leq 250 \mathrm{uW}, \tag{3.7}
\end{equation*}
$$

The total power dissipation should be 250 uW or less.

## Unity Gain Frequency:

The unity gain frequency is given by:

$$
\begin{equation*}
f u=\frac{g_{m 2}}{2 \pi C_{C}}=\frac{\sqrt{I_{D 5} k_{p}\left(\frac{W}{L}\right)_{2}}}{2 \pi C_{C}} \geq 50 \mathrm{MHz} \text {, or, } \frac{\sqrt{I_{D 5}\left(\frac{W}{L}\right)_{2}}}{C_{C}} \geq 41.4 \times 10^{9} \mathrm{~A}^{1 / 2} \mathrm{~F}^{-1} \tag{3.8}
\end{equation*}
$$

Where $\quad f u=$ unity gain frequency.

$$
C_{C}=\text { compensation capacitor. }
$$

The unity gain frequency should be 50 MHz or more.

### 3.5 Design steps

The design technique is started using the specification given for load capacitance $C_{L}$. The value of the compensating capacitance assumed to be greater than $C_{L}(2.2 / 10)$ to get phase margin greater than $60^{\circ}$.

$$
C c \geq C_{L} \times\left(\frac{2.2}{10}\right)=10 p F \times 0.22=0.44 p F
$$

We take the value of Cc to be 0.44 pF .

Using the relationship for slew rate current $I_{5}$ calculated.

$$
\begin{equation*}
S R=\frac{I_{5}}{C c} \tag{3.9}
\end{equation*}
$$

$I_{5}=S R \times C c=20 \times 10^{6} \times 0.4 \times 10^{-12}=8 \mu A$
$I_{5}$ assumed to be $=8 \mu A$.
Hence we get $I_{1}=I_{2}=I_{3}=I_{4}=\frac{I_{5}}{2}=4 \mu \mathrm{~A}$.

Using the formula for GBW, gm2 calculated.

$$
\begin{align*}
\text { GBW } & =\frac{g m 2}{C c}  \tag{3.10}\\
g m 2 & =G B W \times C c \\
& =85 \times 10^{6} \times 2 \pi \times 0.4 \times 10^{-12} \\
& =213.628 \times 10^{-6} \mathrm{~V} / \mathrm{A}
\end{align*}
$$

Using the values for $g m 2$ and $I_{2}$ we calculate the widths of transistors M1 and M2 using the general formula for gm ,

$$
\begin{align*}
& g m=\sqrt{2 \times k p \times W / L \times I_{D}}  \tag{3.11}\\
& W / L=82.5
\end{align*}
$$

Using the value of $g m 2$ and $I_{2}$ we obtain $\mathrm{W}=66 \mathrm{um}$

$$
\mathrm{W} 1=\mathrm{W} 2=66 \mathrm{um}
$$

Now the widths of transistors M3, M4, M5 are obtained using the input CMR value in such a way that the none of the transistor goes into saturation for the given conditions. The condition that the transistor does not go into saturation is that $V_{D S}>V_{G S}-V_{T}$.

For negative CMR the width of M5 is adjusted such that

$$
\text { -ve } \mathrm{CMR}=\left(\mathrm{V}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{T}}\right)_{5}+\mathrm{V}_{\mathrm{GS} 2}-2.5
$$

The VGs of the transistor is obtained using the relation:

$$
\begin{equation*}
I_{D 2}=\frac{1}{2} \times k p \times \frac{W}{L}\left(V_{G S}-V_{T H}\right)^{2} \tag{3.12}
\end{equation*}
$$

Using this relation $V_{G S 2}=0.728 \mathrm{~V}$.

The given -ve CMR is -1.75 V , but to give some margin for simulation we assume it to be -2 V for design purpose.

$$
\begin{aligned}
& -2=\left(\mathrm{V}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{T}}\right)_{5}+0.728-2.5 \\
& \left(\mathrm{~V}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{T}}\right)_{5}=0.228 \mathrm{~V}
\end{aligned}
$$

Using this value of $\left(\mathrm{V}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{T}}\right)_{5}$ and the value of $I_{5}$ in the current equation we calculate the width of transistor M5.

$$
\begin{equation*}
I_{D 5}=\frac{1}{2} \times k p \times \frac{W}{L}\left(V_{G S}-V_{T H}\right)^{2} \tag{3.13}
\end{equation*}
$$

The width is, W5 = 15um

Similarly for $+\mathrm{ve} \mathrm{CMR}=1.75 \mathrm{~V}$ width of M3 and M4 is obtained in such a way that none of the two go into saturation.

$$
\begin{aligned}
& +\mathrm{ve} \mathrm{CMR}=2.5-\left(\mathrm{VGS}-\mathrm{V}_{\mathrm{T}}\right)_{4} \\
& \left(\mathrm{VGS}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{T}}\right)_{4}=0.75 \mathrm{~V} .
\end{aligned}
$$

Using this value of $\left(\mathrm{V}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{T}}\right)_{4}$ and the current $\mathrm{I}_{4}$ in the current equation we obtain the width of M4. This width is obtained as 12 um . So we take the width of M4 as $12 \mu \mathrm{~m}$. As M3 and M4 are matched $\mathrm{W} 3=\mathrm{W} 4$.

$$
\mathrm{W} 3=\mathrm{W} 4=12 \mathrm{um}
$$

Thus we have obtained the widths of all the transistors of the first stage.

For second stage we assume the current $I_{7}$ is assumed to be $4 \times I_{5}$ since we assumed $C_{C}$ to be ( $\frac{1}{4.5}$ ) of $C_{L}$ to maintain the slew rate.

$$
I_{7}=32 \mu \mathrm{~A}
$$

The output swing of the amplifier is used to determine the widths of the transistors M6 and M7. Also the width of the transistor M6 is to be adjusted so as to adjust the W/L ratios with transistor M8 so as to give the required current.

For negative output swing the width of M7 is adjusted so that it does not go out of saturation.

$$
\text { -ve Vo }=\left(V_{G S}-V_{T}\right)_{7}-2.5
$$

The given output swing is -2.2 V but assuming it to be -2.25 V , about 0.5 V more than the specification we calculate ( $\left.\mathrm{VGS}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{T}}\right)^{7}$.

$$
\left(\mathrm{VGS}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{t}}\right)_{7}=0.25 \mathrm{~V} .
$$

Using this value and the current I7 in the current equation we calculate the width of transistor M7. This width has to be adjusted according to the W/L and the current ratios of the transistor M8, which is the current source.Let the current at M8 $=8 \mu \mathrm{~A}$. (For minimum power consumption). Now from the expression:

$$
\begin{equation*}
I_{D 5}=I_{D 8} \frac{\left(\frac{W}{L}\right) 5}{\left(\frac{W}{L}\right) 8} \tag{3.14}
\end{equation*}
$$

Using this we get the width of M8 as:

$$
\mathrm{W} 8=15 \mathrm{um}
$$

Using this W8 we calculate the width of M7 is calculated again and found out to be

$$
\mathrm{W} 7=52 \mathrm{um}
$$

For this width again the $\left(\mathrm{VGS}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{t}}\right)_{7}$ is calculated to obtain the output swing and verify it is as per the specifications.

$$
\begin{aligned}
& \left(\mathrm{V}_{\mathrm{GS}}-\mathrm{V}_{\mathrm{T}}\right)_{7}=0.25 \mathrm{~V} \\
& \mathrm{Vo}=0.25-2.5 \\
& =-2.25 \mathrm{~V} .
\end{aligned}
$$

For + ve output swing the width of M6 is adjusted so that it does not go out of saturation. Assuming the output swing to be 2.25 V we get $\left(\mathrm{VGs}_{\mathrm{G}}-\mathrm{V}_{\mathrm{T}}\right)_{6}=0.25 \mathrm{~V}$. Using this value and the value of current I I in the current equation we calculate the width of M6.
W6 =64um

Thus we have obtained the widths of all the transistors. All these values are summarized in the table 1.0 below:

Table 1.0: Transistor values and drain current summary

| Transistor | W/L (um/um) | $\mathbf{I}_{\mathrm{D}}$ (uA) |
| :---: | :---: | :---: |
| M1 | $66 / 0.8$ | 4.060 |
| M2 | $66 / 0.8$ | 4.060 |
| M3 | $12 / 0.8$ | 4.060 |
| M4 | $12 / 0.8$ | 4.060 |
| M5 | $15 / 0.8$ | 8.111 |
| M6 | $64 / 0.8$ | 28.000 |
| M7 | $54 / 0.8$ | 28.000 |
| M8 | $15 / 0.8$ | 8.000 |

## Complete circuit:

Figure 3.3 shows the complete schematic design of the CMOS operational amplifier with the transistors width and length values.


Figure 3.3: The complete schematic design for the CMOS operational amplifier.

