Show simple item record

dc.contributor.authorHasliza, A. Rahim@Samsuddin
dc.contributor.authorAb Al-Hadi, Ab Rahman
dc.contributor.authorR. Badlishah, Ahmad
dc.contributor.author'Aini Syuhada, Md Zain
dc.contributor.authorM.I., Ahmad
dc.contributor.authorWan Nur Suryani Firuz, Wan Arrifin
dc.date.accessioned2009-12-14T04:50:54Z
dc.date.available2009-12-14T04:50:54Z
dc.date.issued2008-04-02
dc.identifier.isbn978-0-88986-730-7 (CD)
dc.identifier.urihttp://www.actapress.com/Content_of_Proceeding.aspx?proceedingid=477
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/7410
dc.descriptionLink to publisher's homepage at http://www.actapress.comen_US
dc.description.abstractThis paper presents a novel module placement based on genetic algorithm (GA) for macro-cell layouts placement that minimizes the chip area size. A binary tree method for non-slicing tree construction process is utilized for the placement and area optimization of macro-cell layouts in very large scale integrated (VLSI) design. The proposed algorithm have been developed using two types of GA: simple genetic algorithm (SGA) and adaptive genetic algorithm (AGA). The performance comparisons of these two techniques in achieving the optimal results are investigated and analyzed. The robustness of GA is also being examined in order to verify the GA performance stability. Based on the experimental results tested on Microelectronic Center of North Carolina (MCNC) benchmark circuit's data set, it exhibits that both algorithms acquire acceptable performance quality to the slicing floorplan approach. AGA performs better than SGA as it converges faster to the optimal result and obtains better optimum area. However, SGA appears to be more robust than AGA.en_US
dc.language.isoenen_US
dc.publisherACTA Pressen_US
dc.relation.ispartofseriesProceedings of the Advances in Computer Science and Technology (ACST 2008)en_US
dc.subjectGenetic algorithmen_US
dc.subjectSimple genetic algorithmen_US
dc.subjectAdaptive genetic algorithmen_US
dc.subjectBinary treeen_US
dc.subjectVLSI macro-cell layouten_US
dc.titleGenetic algorithms for VLSI micro-Cell layout area optimization based on binary treeen_US
dc.typeWorking Paperen_US
dc.contributor.urlhaslizarahim@unimap.edu.myen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record