Show simple item record

dc.contributor.authorWeng, Fook Lee
dc.date.accessioned2009-09-03T03:08:00Z
dc.date.available2009-09-03T03:08:00Z
dc.date.issued2005-05-18
dc.identifier.citationp.71-76en_US
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/7132
dc.descriptionOrganized by Kolej Universiti Kejuruteraan Utara Malaysia (KUKUM), 18th - 19th May 2005 at Putra Palace Hotel, Kangar.en_US
dc.description.abstractMathematical addition is frequently used in VLSI IC design, namely in Arithmetic Logic Unit (ALU) which forms the basis of microprocessor computation core. The performance of the microprocessor is partially dependent on the performance of the ALU and the ALU is partially dependent on the performance of the adder which forms the basic computational circuit within the ALU. Therefore, to achieve high performance mathematical computation on a microprocessor, the adder must be able to perform high performance addition. With the ever increasing bit size of microprocessors, designing an adder circuit for mathematical computation of large bit size becomes an issue. This paper proposes a method to design a high speed adder circuitry using carry skip algorithm that allows for parallel computation of large bit size numbers.en_US
dc.language.isoenen_US
dc.publisherKolej Universiti Kejuruteraan Utara Malaysiaen_US
dc.relation.ispartofseriesProceedings of the 1st National Conference on Electronic Designen_US
dc.subjectIntegrated circuitsen_US
dc.subjectSiliconen_US
dc.subjectMicroprocessorsen_US
dc.subjectVery Large Scale Integration (VLSI)en_US
dc.subjectMicroprocessors -- Design and constructionen_US
dc.subjectHigh speed adderen_US
dc.subjectMathematical algorithmsen_US
dc.titleAlgorithmic implementation to achieve high speed mathematical addition on Silicon for 128 bits and largeren_US
dc.typeWorking Paperen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record