Show simple item record

dc.contributor.authorPoovaneswaran, Murugasan
dc.date.accessioned2016-06-17T07:42:14Z
dc.date.available2016-06-17T07:42:14Z
dc.date.issued2015-06
dc.identifier.urihttp://dspace.unimap.edu.my:80/xmlui/handle/123456789/42096
dc.descriptionAccess is limited to UniMAP community.en_US
dc.description.abstractThis project is about enhancing FIR filter using systolic approach for faster processing and better throughput. In signal processing, FIR filter is a filter whose impulse response is of finite duration because it settles to zero in finite time. Systolic architecture is used in this project because it will permit multiple computations for each memory access and also it can speed up the execution of compute-bound problems without increasing I/O requirements. The enhancing of FIR filter uses the Very High Speed Integrated Circuit Hardware Language (VHDL) code and the output will be displayed on the ALTERA NEEK (Nios II Embedded Evaluation Kit) board. The VHDL code plays the main role in this project. The VHDL code will be written into the Quartus software and then will be executed. The result will be displayed on the FPGA board. Finally, the performance of the design will be analysed and discussed with supervisor.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlis (UniMAP)en_US
dc.subjectFIR filteren_US
dc.subjectFilteren_US
dc.subjectSystolic approachen_US
dc.subjectField Programmable Gate Array (FPGA)en_US
dc.titleEnhance FIR implementation on FPGA using Systolic approach for fast processing and better throughputen_US
dc.typeLearning Objecten_US
dc.contributor.advisorDr Muataz Hameed Salih AL-Doorien_US
dc.publisher.departmentSchool of Computer and Communication Engineeringen_US


Files in this item

Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail

This item appears in the following Collection(s)

Show simple item record