Show simple item record

dc.contributor.authorWong, Liang Yuan
dc.date.accessioned2015-07-26T04:48:09Z
dc.date.available2015-07-26T04:48:09Z
dc.date.issued2011-04
dc.identifier.urihttp://dspace.unimap.edu.my:80/xmlui/handle/123456789/40352
dc.descriptionAccess is limited to UniMAP community.en_US
dc.description.abstractThe method of Logical Effort on CMOS circuit design for speed, it is implied on a few types topologies of the 4-2 compressor. The delay is calculated with Logical Effort concept, choosing the critical path of each circuit, obtain the stage effort, delay and the transistor size for each 4-2 compressor. Software such as Mentor Graphics is chosen as software simulator, and analysis of the result. The result from the simulation is analyzed and found the delay is reduced, after optimizing by method of Logical Effort, the load of the circuit drove will determine the delay and the transistor sizing, but the method has limits. Benefits of Logical Effort on a circuit is good for initiate the ideal of design and quick hand calculations, which is lead to “time-saving” in designing a circuit that the problem designer faced, but its accuracy is limited.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlis (UniMAP)en_US
dc.subjectCompressorsen_US
dc.subjectLogical Efforten_US
dc.subjectCompressors -- Design and constructionen_US
dc.titleLogical effort of CMOS 4-2 compressors for arithmetic circuitsen_US
dc.typeLearning Objecten_US
dc.contributor.advisorNorina Idrisen_US
dc.publisher.departmentSchool of Microelectronic Engineeringen_US


Files in this item

Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail

This item appears in the following Collection(s)

Show simple item record