Show simple item record

dc.contributor.authorTan, Shih Peng
dc.date.accessioned2015-07-09T06:19:39Z
dc.date.available2015-07-09T06:19:39Z
dc.date.issued2011-04
dc.identifier.urihttp://dspace.unimap.edu.my:80/xmlui/handle/123456789/40239
dc.descriptionAccess is limited to UniMAP community.en_US
dc.description.abstractThis project proposes a hardware implementation of a modified Vigenère cipher algorithm. The modified Vigenère algorithm comprises of a diffused plaintext encrypted with a pseudorandom session key generator symmetrically. The master key then is encrypted using asymmetric encryption technique. The combination of symmetric and asymmetric encryption algorithm achieves security of the message and the key during transfer to the receiver. The design is written in synthesizable Verilog HDL code and the ciphertext is verified through decryption of itself to obtain the original message. The hardware resource consumes 3,215 LEs on an Altera CycloneII FPGA chip and operates at 10.76 MHz.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlis (UniMAP)en_US
dc.subjectEncryption chipen_US
dc.subjectChipen_US
dc.subjectVigenère cipheren_US
dc.subjectChip -- Design and constructionen_US
dc.titleThe design of an encryption chip using vigenère cipheren_US
dc.typeLearning Objecten_US
dc.publisher.departmentSchool of Microelectronic Engineeringen_US


Files in this item

Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail

This item appears in the following Collection(s)

Show simple item record