Show simple item record

dc.contributor.authorMohd Faiz Mohd Fauzan
dc.date.accessioned2008-09-07T04:17:42Z
dc.date.available2008-09-07T04:17:42Z
dc.date.issued2008-04
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/1977
dc.descriptionAccess is limited to UniMAP community.
dc.description.abstractA simulation for forming shallow trench isolation (STI) in the integrated circuit (IC) is introduced. Firstly, using the Taurus Workbench-tools, the first silicon oxide layer and a silicon nitride layer are formed subsequently on the silicon substrate. The lithography and etching are used to open a shallow trench. Then thermal oxidation is performed. The following step is to form the shallow trench isolation by forming the second silicon oxide with high density plasma enhanced chemical vapor deposition. Then an organic spin-on-glass is coated and low temperature baking is performed. After that, partial etching back is formed to remove spin-on-glass outside the shallow trench. This etching recipe has high selectivity between the second silicon oxide layer to spinon-glass. Then curing at temperature above 800°C and etching back are performed with silicon nitride as end point.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlisen_US
dc.subjectIntegrated circuitsen_US
dc.subjectComputer-aided designen_US
dc.subjectSiliconen_US
dc.subjectSilicon nitrideen_US
dc.subjectSilicon oxideen_US
dc.subjectMetal oxide semiconductors, Complementaryen_US
dc.subjectShallow Trench Isolation (STI)en_US
dc.titleSimulation for forming Shallow Trench Isolation in the IC using TCAD toolsen_US
dc.typeLearning Objecten_US
dc.contributor.advisorRuslinda A. Rahim (Advisor)en_US
dc.publisher.departmentSchool of Microelectronic Engineeringen_US


Files in this item

Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail
Thumbnail

This item appears in the following Collection(s)

Show simple item record