## NUMERICAL SIMULATIONS OF INNOVATIVE GROUND PLANE AND DOUBLE-GATE CONFIGURATIONS IN THIN-BODY AND – BURIED OXIDE OF SOI MOSFETs by ## NORAINI BINTI OTHMAN (1340111072) A thesis submitted in fulfillment of the requirements for the degree of Doctor of Philosophy # School of Microelectronic Engineering UNIVERSITI MALAYSIA PERLIS ## UNIVERSITI MALAYSIA PERLIS | DECLARATION OF THESIS | | | | |------------------------|------------------------------------------------------------------------------------------------------------------------------------|----|--| | Author's Full Name : N | Author's Full Name : NORAINI BINTI OTHMAN | | | | G | UMERICAL SIMULATIONS OF INNOVATIVE<br>ROUND PLANE AND DOUBLE-GATE<br>ONFIGURATIONS IN THIN-BODY AND –BURIED<br>XIDE OF SOI MOSFETS | | | | Date of Birth : 2. | Date of Birth : 25 DECEMBER 1978 | | | | Academic Session : 20 | 2017 | | | | | sis becomes the property of Universiti Malaysia Perlis at the library of UniMAP. This thesis is classified as: | | | | CONFIDENTIAL | (Contains confidential information under the Official Secret Act 1997)* | | | | RESTRICTED | (Contains restricted information as specified by the organization where research was done)* | | | | <b>✓</b> OPEN ACCESS | I agree that my thesis to be published as online open access (Full Text) | | | | | to reproduce this thesis in whole or in part for the purpose of ge only (except during the period of years, if so | of | | | | Certified by: | | | | Certified by: | | | | | SIGNATURE | SIGNATURE OF SUPERVISOR | | | | 781225-08-57 | ASSOC. PROF. IR DR. MOHD<br>KHAIRUDDIN MD ARSHAD | | | | (NEW IC NO. /PASSPO | ORT NO.) NAME OF SUPERVISOR | | | | Date: | Date: | | | | | | | | NOTES: \* If the thesis is CONFIDENTIAL or RESTRICTED, please attach with the letter from the organization with the period and reasons for confidentiality or restriction. Replace thesis with dissertation (MSc by Mixed Mode) or with report (coursework) #### **ACKNOWLEDGEMENT** In the name of Allah, the Most Gracious and the Most Merciful. All praises to Him for his uncountable blessings, and peace be upon the Prophet Muhammad, his pure descendant, his family and his noble companions. Alhamdulillah, I have finally completed my PhD thesis in Microelectronic Engineering in the year 2017. The journey towards the completion of this thesis was almost impossible to complete single-handedly without the help and support from others. First of all, my deepest thanks to my beloved family, my mother, Aminah Kontak, my father, Othman Ali and my family members, for their support and prayers. They have always been there for me, and for that I am forever grateful. I would also like to thank my beloved husband, Nor Zaiazmin Yahaya who started the PhD journey together with me. Having to juggle between family and PhD, we have our moments of joy and frustrations, but alhamdulillah, we have made it finally. Thank you for being there for me, taking turns attending to our children and for being so understanding. Not to forget, my four lovely daughters, Farzana Izzati, Fatinah Irdina, Fadhilah Insyirah and Fatihah Intisar, whom despite of their young age, keep questioning me of my PhD, particularly of when am I going to finish. Such a simple question, with no definite answer, but that is exactly what keeps me going. Four years of going down the path of my PhD alongside watching them all grow are all a blessing for me. I would also like to express my deepest gratitude to my supervisor, Assoc. Prof. Ir. Dr. Mohd Khairuddin Md Arshad, who is very helpful and supportive. Eventhough he might seem to be a little bit intimidating at times, but he always had his students' best interest at heart. He would answer any question thrown at him (eventhough some of the questions sound trivial even in my own ears) and guide me to the right direction whenever I stumble upon a barrier in my PhD journey. His advice, constructive criticisms and motivations are highly appreciated. My deepest appreciation also goes to my co-supervisor, Dr. Syarifah Norfaezah Sabki for her support and motivations, both within and outside my PhD. I would also like to sincerely thank the School of Microelectronic Engineering namely the dean, Associate Professor Dr. Rizalafande Che Ismail and the administration staff namely the postgraduate chairperson, Dr Nur Syakimah Ismail. Also not forgetting the former dean, Associate Professor Dr. Johari Adnan, whom I shall admit is the one who motivate me to pursue my PhD. My special thanks to the staff of the simulation lab, especially Mr Mohamad Fandi Puteh and Mr Roslin Jamaludin for providing me with the technical support whenever needed. I would also like to thank my lab mate Zarimawaty Zailan for the fruitful discussions that we have. At the beginning, there were only the two of us in the lab and having different supervisors and different research topic make the discussions more interesting. Special thanks also goes to Dr. Norhawati Ahmad for constantly sharing the tales of her own PhD journey, making me realised that each and every one of us has our own path to cross and our own set of obstacles and challenges to overcome. Thank you for lending your ears and offering advises whenever my spirit was down. I would also like to acknowledge my colleague Mdm Siti Zarina Naziri, who is also pursuing her PhD and there are times when we share our worries and keep motivating each other. Insya Allah, with the grace of God, we are going to make it. I would like to sincerely acknowledge the Ministry of Higher Education (MoHE) and UniMAP for providing me with the opportunity and financial assistance in pursuing my PhD. Last but not least, I would like to thank all the persons who have contributed to this research work but inadvertently not mentioned. ## TABLE OF CONTENTS | | | PAGE | |------|-------------------------------------------------------------------------------|------| | DECL | ARATION OF THESIS | i | | ACKN | NOWLEDGEMENT | ii | | TABL | LE OF CONTENTS | iv | | LIST | OF TABLES OF FIGURES OF ABBREVIATIONS OF SYMBOLS RAK RACT PTER 1 INTRODUCTION | vii | | LIST | OF FIGURES | viii | | LIST | OF ABBREVIATIONS | xiv | | LIST | OF SYMBOLS | xvi | | ABST | RAK | xix | | ABST | RACT | XX | | СНАР | PTER 1 INTRODUCTION | 1 | | 1.1 | General review of CMOS Technology | 1 | | | 1.1.1 Scaling of CMOS Technology to Their Limits | 1 | | | 1.1.2 Scaling Challenges | 3 | | | 1.1.3 Advanced CMOS Technology | 4 | | 1.2 | Research Scope | 10 | | 1.3 | Research Objectives | 11 | | 1.4 | Organization of the Thesis | 12 | | СНАР | PTER 2 LITERATURE REVIEW | 14 | | 2.1 | Silicon-on-Insulator (SOI) | 14 | | | 2.1.1 SOI versus Bulk | 14 | | | 2.1.2 Thin -body and -buried oxide of SOI transistor | 19 | | | 2.1.3 | Implementation of ground plane (GP) | 22 | |-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | 2.2 | Multij | ole-gate transistors | 24 | | | 2.2.2 | Advantages of multiple-gate transistors | 24 | | | 2.2.3 | Single-gate (SG) vs double-gate (DG) | 25 | | СНА | PTER 3 | <b>METHODOLOGY</b> | 28 | | 3.1 | Simul | ation Methodology | 28 | | 3.2 | Select | ion of Numerical Methods and Physical Models | 29 | | 3.3 | Simul | ated Device Structures | 31 | | 3.4 | Meası | ion of Numerical Methods and Physical Models ated Device Structures urements and Parameter Extractions DC Parameter Extractions Analog/RF Parameter Extractions RESULTS & DISCUSSIONs | 34 | | | 3.4.1 | DC Parameter Extractions | 34 | | | 3.4.2 | Analog/RF Parameter Extractions | 34 | | СНА | PTER 4 | RESULTS & DISCUSSIONs | 45 | | 4.1 | | thin body (UTB) vs ultra-thin body and BOX (UTBB) | 45 | | | 4.1.1 | $V_{\rm Sub} = 0.5 \text{ V}$ | 48 | | | 4.1.2 | $V_{\rm Sub} = -2.0 \text{ V}$ | 51 | | | 4.1.3 | $V_{\text{Sub}} = 0.5 \text{ V}$ $V_{\text{Sub}} = -2.0 \text{ V}$ $V_{\text{Sub}} = 2.0 \text{ V}$ | 53 | | | 4.1.4 | Summary | 57 | | 4.2 | Ultra- | thin body and BOX (UTBB) at $L_{\rm g}$ = 25 nm | 57 | | | 4.2.1 | Results of digital FoM | 58 | | | 4.2.2 | Results of analog/RF FoM | 62 | | | 4.2.3 | Summary | 75 | | 4.3 | Ultra- | thin body and BOX (UTBB) at $L_g = 10 \text{ nm}$ | 76 | | | 4.3.1 | Variations in GP architectures and gate configurations (SG vs DG) | 76 | | | 4.3.2 | Variations in GP architectures and silicon-body thickness $(T_{\rm si})$ | 87 | | | 4.3.3 | Variations in GP architectures and dielectric materials | 94 | | 4.4 | Bench | marking of transistor's figure-of-merits (FoM) | 100 | | CHA | APTER 5 CONCLUSIONS | 104 | |-----|-------------------------------------|-----| | 5.1 | Contributions of this research work | 104 | | 5.2 | Directions for future work | 107 | | REF | TERENCES | 110 | | APP | ENDIX | 127 | oThis item is protected by original copyright ## LIST OF TABLES | NO. | PA | AGE | |------------|-------------------------------------------------------------------------------------|-----| | Table 1.1: | The classical scaling trends | 2 | | Table 3.1: | Device parameters used to evaluate the performance of UTBB SOI MOSFETs in this work | 34 | | Table 4.1: | $DIBL$ for UTBB SOI MOSFETs ( $L_{\rm g}$ = 25 nm) for different GP architectures | 60 | | Table 4.2: | $DIBL$ for UTBB SOI MOSFETs ( $L_{\rm g}$ = 10 nm) for different GP architectures | 80 | | Table 4.3: | Results of subthreshold swing (SS) (mV/dec) at $V_d = 20 \text{ mV}$ | 90 | | Table 4.4: | Results of $I_{\text{on}}$ (A/ $\mu$ m) | 91 | | Table 4.5: | Results of $I_{\rm off}$ (A/ $\mu$ m). | 91 | | Table 4.6: | Dielectric materials and its thickness used in the simulations | 95 | | Table 4.7: | Results of SS (mV/dec) for DG UTBB SOI MOSFETs | 98 | | Table 4.8: | Summary of device electrostatic features and analog FoM for our | | | • ( | simulated work ( $L_g = 25$ nm, SG) against experimental results | 101 | ## LIST OF FIGURES | NO. | PA | GE | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | Figure 1.1: | Principles of MOSFET constant-field scaling (Davari, Dennard, & Shahidi, 1995) | 2 | | Figure 1.2: | Limits of downscaling (Ahmad & Schuegraf, 2011) | 4 | | Figure 1.3: | (a) Evolution of transistor in each technology nodes for continuous improvements of performances (M. Bohr & Mistry, 2011) (b) Optimizing choices on multiple areas to sustain downscaling beyond 5 nm (Mistry, 2014) | 8 | | Figure 1.4: | Evaluation of potential solutions for extending CMOS scalability ("International Technology Roadmap for Semiconductors (ITRS)," 2009) | 9 | | Figure 1.5: | Major challenges and possible technical solutions for extending CMOS scalability (Hiramoto, 2009, 2011) | 9 | | Figure 2.1: | Configuration of (a) bulk and (b) SOI MOSFET devices | 14 | | Figure 2.2: | Illustration of electric field distribution from the source and drain toward the channel region for (a) bulk silicon and (b) FD-SOI MOSFETs (Md Arshad, 2013) | 16 | | Figure 2.3: | Ultra-thin body (UTB) versus ultra-thin body and BOX (UTBB) structures (Noraini Othman, Md Arshad, & Sabki, 2017) | 21 | | Figure 2.4: | Comparison of the <i>DIBL</i> for NMOS and PMOS devices for wafers with thin BOX with and without GP and thick BOX (Fenouillet-Beranger et al., 2009) | 22 | | Figure 2.5: | Field penetration in the body controlling the body potential of (a) standard SOI MOSFET and (b) SOI MOSFET with a GP (T Ernst et al., 2002) | 24 | | Figure 2.6: | Structures of various SOI transistors: (a) single-gate (b) double-gate (c) double-gate non-planar FinFET (d) tri-gate FET (e) quadruple-gate (or gate-all-around) FET and (f) gate-all-around (or | | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | | surrounding gate) FET (nanowire FET) (Kim, 2010) | 25 | | Figure 3.1: | Schematics of (a) UTB vs. (b) UTBB devices | 33 | | Figure 3.2: | Schematic cross-sectional structures of UTBB SOI MOSFETs of | | | | $L_{\rm g}$ = 25 nm with different GP architectures (a) no-GP (b) std-GP | | | | (c) GP-A and (d) GP-B | 33 | | Figure 3.3: | UTBB SOI MOSFETs showing DG device configurations with | | | | synchronize gate voltage where $V_{\text{top-gate}} = V_{\text{top-GP}}$ | 34 | | Figure 3.4: | MOSFET transfer characteristics showing $I_{\rm d}$ (on a logarithmic | | | | scale on the left and a linear scale on the right) versus $V_{\rm g}$ used to | | | | extract various electrostatic parameters | 35 | | Figure 3.5: | Various $V_{\text{th}}$ extraction methods (a) constant current (CC) method | | | | (b) extrapolation of linear region (ELR) method (c) | | | | transconductance linear extrapolation (GMLE) method (d) second | | | | derivative (SD) method (e) ratio method (RM) and (f) second | | | | derivative logarithmic (SDL) method (Ortiz-Conde et al., 2002) | 37 | | Figure 3.6: | Conduction band profile along the position in channel for 20 mV | | | , v | and 1 V drain voltages (linear and saturated case) | 39 | | Figure 3.7: | Transfer curve showing DIBL extracted as DIBL = $(\Delta V_{th}/\Delta V_{d})$ = | | | | $(V_{ m th1}-V_{ m th2}/(V_{ m d2}-V_{ m d1})=(V_{\it th(linear)}-V_{\it th(saturation)}/(V_{\it drain(saturation)}-$ | | | | $V_{drain(linear)}$ | 39 | | Figure 4.1: | Normalized $I_{\rm d}\text{-}V_{\rm g}$ curve for a SG UTBB SOI MOSFETs obtained | | | | in (a) experimental work reported in Md Arshad (2013) of $L_{\rm g}$ = 30 | | | | nm and (b) our simulation work of $L_g = 25$ nm | 46 | | Figure 4.2: | <i>DIBL</i> as a function of $V_{\text{Sub}}$ extracted at $I_{\text{d}} = 10^{-7}$ A for ultra-thin | | | | hody (UTB) and ultra-thin hody and BOX (UTBB) SOI MOSEETs | 48 | | Figure 4.3: | Surface potential ( $\psi_{\rm s} = \psi_{\rm Horizontal} - (V_{\rm Sub} - \Phi_{\rm F})$ ) cut at the interface | | |--------------|----------------------------------------------------------------------------------------------------------------------------------|----| | | of BOX/substrate at $V_{\text{Sub}} = 0.5 \text{ V}$ for UTB and UTBB SOI | | | | MOSFETs | 50 | | Figure 4.4: | Vertical potential ( $\psi_{\text{Vertical}}$ ) cut through the top-gate and into the | | | | channel, BOX and substrate near the source at $V_{\rm Sub} = 0.5$ V for | | | | UTB and UTBB SOI MOSFETs | 51 | | Figure 4.5: | Surface potential ( $\psi_s = \psi_{Horizontal} - (V_{Sub} - \Phi_F)$ ) cut at the interface | | | | of BOX/substrate at $V_{\text{Sub}} = -2.0 \text{ V}$ for UTB and UTBB SOI | | | | MOSFETs | 52 | | Figure 4.6: | Vertical potential ( $\psi_{\text{vertical}}$ ) cut through the top-gate and into the | | | | channel, BOX and substrate near the source at $V_{\rm Sub}$ = -2.0 V for | | | | UTB and UTBB SOI MOSFETs | 53 | | Figure 4.7: | Surface potential ( $\psi_{\rm s} = \psi_{\rm Horizontal} - (V_{\rm Sub} - \Phi_{\rm F})$ ) cut at the interface | | | | of BOX/substrate at $V_{\text{Sub}} = 2.0 \text{ V}$ for UTB and UTBB SOI | | | | MOSFETs | 54 | | Figure 4.8: | Vertical potential ( $\psi_{\text{Vertical}}$ ) cut through the top-gate and all the | | | | way into the channel, BOX and substrate near the source at $V_{\rm Sub}$ = | | | | 2.0 V for UTB and UTBB SOI MOSFETs | 56 | | Figure 4 9· | Surface potential $(\psi_s = \psi_{Horizontal} - (V_{Sub} - \Phi_F))$ cut at interface of | | | riguro I.y. | BOX / substrate and at $V_{\text{Sub}} = 0.0$ , 0.5, 2.0 and -2.0 V for ultra- | | | | thin-BOX (UTBB) SOI MOSFETs | 56 | | | | | | Figure 4.10: | $I_{\rm d}$ - $V_{\rm g}$ transfer characteristics for a std-GP SG UTBB SOI | | | | MOSFETs obtained in our simulation work of $L_g = 25$ nm at $V_d =$ | | | | 50 mV and $V_d = 1 \text{ V}$ | 59 | | Figure 4.11: | Plot of $I_d$ - $V_g$ for UTBB SOI MOSFETs of $L_g$ = 25 nm with $DIBL$ | | | | extracted as = $(V_{\text{th(linear)}} - V_{\text{th(saturation)}}) / (V_{\text{drain(saturation)}} - V_{\text{drain(linear)}})$ | 61 | | Figure 4.12: | Transconductance $(g_{\rm m})$ for a SG UTBB SOI MOSFET of std-GP with $L_{\rm g}=25$ nm and $W=1$ µm obtained from (a) DC simulations where $g_{\rm m}=dI_{\rm d}/dV_{\rm g}$ and (b) AC simulations where $g_{\rm m}= Y_{21}-Y_{12} $ | 63 | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | Figure 4.13: | $g_{\rm m_max}/(W/L)$ as a function of frequency for (a) single-gate (SG) and (b) double-gate (DG) modes. $L_{\rm g}$ = 25 nm, $W$ = 1 $\mu$ m and $V_{\rm d}$ = 1 $V$ | 66 | | Figure 4.14: | Simulated $g_d$ as a function of frequency for (a) (i) SG and (ii) its corresponding zoom-in view and (b) (i) DG and (ii) its corresponding zoom-in view. $L_g = 25$ nm, $W = 1$ $\mu$ m and $V_d = 1$ V | 69 | | Figure 4.15: | Simulated $A_v$ as a function of frequency where $A_v = 20.\log(g_m/g_d)$ for (a) SG and (b) DG modes. $L_g = 25$ nm, $W = 1$ $\mu$ m and $V_d = 1$ V | 70 | | Figure 4.16: | Simulated $C_{\rm gg}$ as a function of frequency for (a) SG and (b) DG modes. $L_{\rm g}$ = 25 nm, $W$ = 1 $\mu$ m and $V_{\rm d}$ = 1 V | 72 | | Figure 4.17: | Simulated $f_t$ as a function of frequency for (a) SG and (b) DG modes. $L_g = 25$ nm, $W = 1$ $\mu$ m and $V_d = 1.0$ V | 74 | | Figure 4.18: | Plot of $I_d$ - $V_g$ for UTBB SOI MOSFETs of $L_g$ = 10 nm for various GP architectures with respect to SG and DG operation modes for (a) std-GP (b) GP-A and (c) GP-B | 79 | | Figure 4.19; | Horizontal potential ( $\psi_{\text{Horizontal}}$ ) cut at the interface of BOX/substrate of $L_{\text{g}} = 10$ nm for SG and DG of UTBB SOI MOSFETs | 80 | | Figure 4.20: | Vertical potential ( $\psi_{Vertical}$ ) cut near the source and into the gate, channel, BOX and substrate of $L_{g}$ =10 nm (a) SG and (b) DG for UTBB SOI MOSFETs | 81 | | Figure 4.21: | Subthreshold swing (SS) for SG and DG operation-mode at (a) $V_d$ = 20 mV and (b) 1 V | 83 | | Figure 4.22: | Contour of electric field lines at $V_d = 1 \text{ V}$ under (a) SG and (b) | | |--------------|-----------------------------------------------------------------------------------------------------------------------|-----| | | DG operation-mode for a std-GP structure and (c) the | | | | corresponding electric field at 1 nm below BOX | 84 | | Figure 4.23: | Normalized maximum transconductance $(g_{m_{max\_norm}})$ where | | | | $g_{\text{m_max_norm}} = (g_{\text{m_max}}/(W/L))$ of UTBB SOI MOSFETs of $L_g = 10$ | | | | nm and $W = 1 \mu m$ at $V_d = 1 V$ for SG and DG configurations | 85 | | Figure 4.24: | $I_{\rm d}\text{-}V_{\rm g}$ curves for UTBB SOI MOSFETs with different GP | | | | structures for (a) $T_{si} = 5 \text{ nm}$ and (b) $T_{si} = 12 \text{ nm}$ | 88 | | Figure 4.25: | Impact of different $T_{si}$ on $DIBL$ for UTBB SOI MOSFETs with | | | | different GP structures | 89 | | Figure 4.26: | Variations of normalized maximum transconductance | | | | $(g_{\text{m_max}}/(W/L))$ with different $T_{\text{si}}$ as a function of $V_{\text{g}}$ at $V_{\text{d}} = 1$ V for | | | | (a) std-GP (b) GP-A and (c) GP-B | 93 | | Figure 4.27: | Impact of different gate dielectric on DIBL as a function of | | | | different GP structures under DG operation-mode | 96 | | Figure 4.28: | Two-dimensional (2D) electric field distributions for GP-B structure | | | | with $L_g = 10$ nm at $V_g = 1.5$ V and $V_d = 20$ mV for SiO <sub>2</sub> and HfO <sub>2</sub> | 97 | | Figure 4.29: | Variations of transconductance $(g_{\mathrm{m}})$ with different high- $\kappa$ | | | • ( | materials as a function of $V_g$ at $V_d = 1$ V for (a) std-GP (b) GP-A | | | | and (c) GP-B | 99 | | Figure 4.30: | Variations of $g_{\rm m}$ with $A_{\rm v}$ and $L_{\rm g}$ extracted at various frequencies at | | | | $V_g = V_d = 1 \text{ V (Makovejev et al., 2015)}$ | 102 | | Figure 4.31: | $g_{\rm m}/W$ as a function of $A_{\rm vo}$ for different devices and processes | | | | (Valeriya Kilchytska, Makovejev, Md Arshad, Raskin, & Flandre, | | | | 2014) | 103 | Figure 5.1 (a) 3D view of SON MOSFET. The buried pre-etched cavity is smaller in size than the active silicon area and (b) cross-section made along the channel length of a SON MOSFET (Chung, Olbrechts, Södervall, et al., 2007) 108 Figure 5.2 (Left) Cross-section TEM image of high-κ/metal gate MOSFET transistor on SOD substrate with gate length of 200 nm. (Right) Two zones of interest are subjected to HRTEM imaging: gate and both and both and both original copyright insulator to top silicon and diamond to top silicon interfaces (projected pictures, respectively on top right and bottom right) 108 #### LIST OF ABBREVIATIONS 1DEG One-dimensional electron gas 2D Two-dimensional 2DEG Two-dimensional electron gas 3D Three-dimensional ACAlternating current **ADG** Asymmetric double-gate Buried oxide BOX CCConstant current nal copyright Complementary metal-oxide-semiconductor **CMOS** DC Direct current DG Double-gate DIBL Drain-induced barrier lowering ΕI Electrostatic integrity ELR Extrapolation of linear region **ENG** Effective number of gates **EOT** Equivalent oxide thickness Extremely thin SOI **ETSOI** Floating body effect **FBE** Fully depleted FD Fully-depleted silicon-on-insulator FD-SOI Fin field-effect transistor **FinFET** FoM Figure-of-merit GAA Gate-all-around **GMLE** Transconductance linear extrapolations GP Ground plane High permittivity gate-dielectric High- $\kappa$ **HRTEM** High-resolution transmission electron microscopy IC Integrated circuit International Technology Roadmap for Semiconductor **ITRS** Low permittivity gate-dielectric Low-κ **MOSFET** Metal-oxide-semiconductor field-effect transistor NMOS N-type metal-oxide-semiconductor PD-SOI Partially-depleted silicon-on-insulator PMOS P-type metal-oxide-semiconductor QDG Quasi double-gate RF Radio frequency RM Ratio method SCE Short-channel effects S/D Source/drain SD Second derivative SDL Second derivative logarithmic SG Single-gate SiGe Silicon germanium Si-SiO<sub>2</sub> Silicon-silicon dioxide SiO<sub>2</sub> Silicon dioxide SiN Silicon nitride SOD Silicon-on-diamond SOI Silicon-on-insulator SON Silicon-on-nothing SRH Shockley-Read Hall SS Subthreshold swing TCAD Technology Computer Aided Design TEM Transmission electron microscopy UTB Ultra-thin body UTBB Ultra-thin body and BOX ## LIST OF SYMBOLS jinal copyright A Area $A_{\rm v}$ Intrinsic gain C Capacitance $C_{\rm gg}$ Gate-to-gate capacitance $C_{\text{ox}1}$ Front gate oxide capacitance $C_{\text{ox2}}$ Buried oxide capacitance $C_{\text{si}}$ Silicon film capacitance *E*<sub>i</sub> Intrinsic Fermi level f Frequency $f_{\rm t}$ Current gain cut-off frequency $g_{\rm d}$ Output conductance $g_{\rm m}$ Transconductance $g_{\rm m \ max}$ Maximum transconductance $g_{\text{m} \text{ max norm}}$ Normalized maximum transconductance I Current *I*<sub>d</sub> Drain current $I_{\rm d}$ - $V_{\rm g}$ Plot of drain current versus gate voltage $I_{\rm d\_norm}$ Normalized drain current $I_{ m on}$ On-state current $I_{ m off}$ Off-state current I-V Current voltage *k* Boltzmann constant $\kappa$ Gate dielectric permittivity $\kappa_{\text{high-}\kappa}$ Permittivity of high- $\kappa$ gate dielectric $\kappa_{SiO2}$ Permittivity of silicon dioxide gate dielectric $L_{\rm el}$ Electrical gate length $L_{\rm g}$ Gate length n Body factor $n_i$ Intrinsic carrier concentration $N_A$ Acceptor doping concentration $N_{\rm D}$ Donor doping concentration P Power q Charge of an electron T Temperature $t_{\text{high-}\kappa}$ Thickness of high- $\kappa$ gate dielectric $T_{\rm BOX}$ Buried-oxide (BOX) thickness $T_{\text{dep}}$ Depletion layer thickness $T_{\rm ox}$ Gate oxide thickness $T_{\rm ox\ el}$ Electrical oxide thickness $T_{\rm si}$ Silicon-body thickness $V_{\rm bi}$ Built-in voltage $V_{\rm d}$ Drain voltage $V_{\text{drain (llinear)}}$ Linear drain voltage $V_{\text{drain(saturation)}}$ Saturation drain voltage $V_{\rm dd}$ Supply voltage $V_{\rm g}$ Gate voltage $V_{\rm th}$ Threshold voltage $V_{\text{th(linear)}}$ Linear threshold voltage $V_{\text{th(saturation)}}$ Saturation threshold voltage $V_{\text{sub}}$ Substrate voltage W Width of channel € Electric field $\varepsilon_{ox}$ Permittivity of oxide $\varepsilon_{Si}$ Permittivity of silicon $\varepsilon_{SiO2}$ Permittivity of silicon dioxide $x_{\text{dmax}}$ Depletion zone extending from the Si-SiO<sub>2</sub> interface to the maximum depletion width $x_{j}$ Junction depth au Gate delay *μ* Mobility $\lambda$ Fitting parameter to take into account the contribution of BOX fringing field $\alpha$ Scaling factor $\Phi_{\rm F}$ Fermi level $\Phi_{\rm m}$ Gate workfunction $\psi_{\rm Horizontal}$ Horizontal potential $\psi_{\rm s}$ Surface potential $\psi_{\rm Vertical}$ Vertical potential This item is protected by original copyright of the copyright. ## Simulasi Berangka bagi Konfigurasi Inovatif Satah-Bumi dan Get-Berkembar dalam SOI MOSFETs Badan dan -Oksida Tertanam Nipis #### **ABSTRAK** Penskalaan transistor membolehkan peningkatan dalam ketumpatan transistor, kelajuan pensuisan dan kekompleksan dengan tiada peningkatan dalam penggunaan kuasa. Walaubagaimanapun, penskalaan transistor MOS yang lazim nampak menuju ke arah akhir pelan tindakan teknologi disebabkan oleh kebolehubahan prestasi yang semakin buruk dan kesan saluran-pendek (SCEs). Salah satu pesaing yang dijangka menggantikan seni bina transistor semasa adalah SOI MOSFETs planar badan dan oksida tertanam nipis (UTBB). Kelebihan struktur SOI badan-nipis terletak pada proses planarnya yang mudah yang serasi sepenuhnya dengan aliran CMOS silikon pukal. Dalam kerja kajian ini, perhatian khusus diberikan terhadap prestasi UTBB SOI MOSFETs dengan BOX yang nipis dalam meningkatkan tingkah laku elektrostatik oleh badan-nipis dibandingkan dengan transistor SOI dengan BOX yang tebal (UTB) untuk melanjutkan kebolehskalaan CMOS. Selanjutnya, UTBB dengan seni bina satah bumi (GP) dan konfigurasi get yang berbeza (i.e. get-tunggal (SG) dan get-ganda (DG)) dikaji secara menyeluruh melalui simulasi berangka sebagai calon yang mungkin untuk meneruskan Hukum Moore. Kajian mendalam mengenai angka merit (FoM) digital dan analog/RF dijalankan dalam julat frekuensi yang lebar (dari 0.01 Hz sehingga 100 GHz) dalam hubungan dengan mekanisme operasi peranti. Didapati bahawa pembentukan GP inovatif yang terdiri daripada GP setempat jenis -p dalam substrat di bawah saluran (di sini dirujuk sebagai GP-B dalam tesis) menekan kesan susutan substrat secara efektif dan menunjukkan imuniti yang lebih baik terhadap SCEs daripada pandangan analisis digital. Peningkatan selanjutnya dalam imuniti terhadap SCEs dapat dicapai dengan konfigurasi DG di mana kesan seni bina GP yang berbeza digandakan dibandingkan dengan SG. Walaupun penggunaan konfigurasi DG memberikan prestasi digital yang unggul, nilai frekuensi potongan gandaan intrinsik $(f_t)$ adalah rendah dalam domain analog berbanding SG disebabkan oleh peningkatan kemuatan berparasit get-ke-get $(C_{gg})$ . Oleh itu, pemilihan yang cermat dan keseimbangan diperlukan apabila memilih struktur peranti tertentu di mana hasil yang diperolehi daripada penyelidikan ini menyumbang kepada pengenalpastian seni bina GP dan konfigurasi get (SG atau DG) yang boleh dipakai dalam rekabentuk peranti untuk disesuaikan dengan aplikasi spesifik sama ada digital atau RF. ## Numerical Simulations of Innovative Ground Plane (GP) and Double-gate (DG) Configurations in Thin-body and –buried Oxide of SOI MOSFETs #### **ABSTRACT** The downscaling of transistors enables an increased in transistor density, faster switching speeds and greater complexity with no increase in power consumption. However, the scaling of the conventional planar MOS transistors appears to be reaching the end of the technology roadmap due to worsening performance variability and shortchannel effects (SCEs). One of the contenders anticipated to replace the current transistor architecture is planar ultra-thin body and BOX (UTBB) SOI MOSFET. The advantage of the thin-body SOI structure lies in its simple planar process which is fully compatible with the bulk silicon CMOS flow. In this research work, a particular attention is being given to the performance of UTBB SOI MOSFETs with its thin BOX in improving electrostatics behaviour namely of drain-induced barrier lowering (DIBL) of the thin-body as compared to thick BOX (UTB) SOI transistors for extending CMOS scalability. Subsequently, UTBB with different ground plane (GP) architectures and gate configurations (i.e. single-gate (SG) vs double-gate (DG)) are extensively studied through numerical simulations as possible candidates for the continuation of Moore's Law. In-depth study of the digital and analog/RF figure-of-merit (FoM) are carried out in a wide range of frequency (from 0.01 Hz to 100 GHz) in correlation with device operation mechanisms. It is discovered that an innovative GP formation made of localized GP of p-type in the substrate underneath the channel (referred herein throughout the thesis as GP-B) effectively suppress substrate depletion effects and shows better immunity against SCEs from the digital analysis viewpoint. Further improvements in the immunity against SCEs can be achieved in DG configurations where the impact of different GP architectures is amplified as compared to SG. Even though the use of DG configurations provides superior digital performance, lower current gain cut-off frequency $(f_t)$ values are produced than SG in the analog domain due to an increase of gate-to-gate capacitances ( $C_{gg}$ ). Therefore, careful selections and trade-offs are needed when selecting a particular device structure where the results obtained in this research work contribute to the identifications of GP architectures and gate configurations (SG or DG) that can be adopted in device design to suit specific applications of either digital or RF. #### **CHAPTER 1** #### INTRODUCTION ## 1.1 General review of CMOS Technology ## 1.1.1 Scaling of CMOS Technology to Their Limits The integrated circuit (IC) technology has followed Moore's Law since 1965 which states that the number of devices integrated double every 18 months. This progression is made possible by continuous miniaturization in feature size of components devices which are integrated a concept known as device scaling. In detailed, device scaling refers to scaling of various structural parameters of a MOSFET to ensure the device continue to function properly. These include lateral as well as vertical dimensions such as the channel length, the width, the source/drain junction depth $(x_i)$ and the gate oxide thickness $(T_{ox})$ . For proper device scaling, power supply voltages should also be reduced to keep the internal field constant. The first complete scaling scheme known as constant-field scaling was introduced by Dennard et al. (1974) as shown in Table 1.1 and is regarded as the seminal reference in scaling theory for MOSFET integrated circuits. Depending on the variable, the parameter could be multiplied, or divided by $\alpha$ which is a unitless scaling factor. However, as voltage is not usually scaled as fast as the linear dimensions due to subthreshold leakage constraint, additional scaling factor for the electric field ( $\epsilon$ ) is introduced to account for the increased of $\epsilon$ and is summarized as 'generalized scaling factor' as shown in Table 1.1. The scaling of the transistor's feature size leads to an increased speed and improved density (smaller areas for devices and circuits). Figure 1.1: Principles of MOSFET constant-field scaling (Davari, Dennard, & Shahidi, 1995) Table 1.1: The classical sealing trends | Parameters | Constant-field scaling (Dennard et al., 1974) | Generalized scaling factor (Baccarani, Wordeman, & Dennard, 1984) | |---------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------| | Physical dimensions $(L_g, W, T_{ox}, x_j)$ | 1/α | $1/\alpha$ | | Electric field ( €) | 1 | $\epsilon$ | | Body doping concentration $(N_A)$ | α | $\epsilon / \alpha$ | | Supply voltage $(V_{dd})$ | 1/lpha | $\epsilon \alpha$ | | Transistor current (I) | $1/\alpha$ | $\epsilon/\alpha$ | | Capacitance | $1/\alpha$ | 1/lpha | | $(C = \varepsilon_{ox}A/T_{ox})$ | | | | Area (A) | $1/\alpha^2$ | $1/\alpha^2$ | | Gate delay | $1/\alpha$ | $\epsilon/\alpha$ | | ( $\tau \sim C V_{\rm dd} / I$ ) | | | | Power dissipation | $1/\alpha^2$ | $\epsilon^2/\alpha^2$ | | $(P \sim IV_{\rm dd})$ | | | | Power density $(P/A)$ | 1 | $\epsilon^2$ | ## 1.1.2 Scaling Challenges The classical scaling technique of MOSFET was followed successfully until 90 nm transistor generation (M. Bohr, 2008, 2009; Kuhn, 2009) (The last CMOS generation where the downscaling of transistor to make it smaller is adequate to improve the transistor's performance is of the 130 nm transistor generation). In the following generation, it is then recognized that simple scaling of bulk MOSFETs i.e. increasing the doping in the channel and reducing the silicon thickness is no longer valid as a result of rapidly increasing random variability and poor short channel immunity. With the shrinking of the transistor gate length ( $L_g$ ), the lateral electric fields at the source and drain can penetrate into the channel, causing reduction in barrier height of source/body junction. This will lead to an increase in short-channel effects (SCEs). SCEs arise when the close proximity between the source and the drain causes the gate to lose control of the potential distribution and the flow of current in the channel region. With shorter $L_{\rm g}$ , the depletion regions of high electric fields associated with the source and drain regions started to interact with each other, causing direct carrier transport between the source and drain. This reduces control of the gate over the channel and in turn, rise in off-state current ( $I_{\rm off}$ ) and lower threshold voltage ( $V_{\rm th}$ ) are observed. In conventional MOSFET, decreasing $L_{\rm g}$ has been accompanied by the decreased in gate oxide thickness ( $T_{\rm ox}$ ) and the source/drain junction depth ( $x_{\rm j}$ ). However, an increased in gate leakage current caused by tunnelling through the very thin oxide ( $\sim$ 2 nm) has put the limit to oxide scaling. It is then proposed that higher