Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/76250
Full metadata record
DC FieldValueLanguage
dc.contributor.authorIzwanizam, Yahaya-
dc.contributor.authorF., Salehuddin-
dc.contributor.authorK. E., Kaharudin-
dc.contributorMicro & Nano Electronics Research Group (MiNE), Faculty of Electronics and Computer Engineering, Universiti Teknikal Malaysia Melaka (UTeM), Malaysiaen_US
dc.creatorA. H. Afifah Maheran-
dc.date.accessioned2022-09-28T08:04:22Z-
dc.date.available2022-09-28T08:04:22Z-
dc.date.issued2022-04-
dc.identifier.citationInternational Journal of Nanoelectronics and Materials, vol.15(2), 2022, pages 79-90en_US
dc.identifier.issn1985-5761 (Printed)-
dc.identifier.issn2232-1535 (online)-
dc.identifier.urihttp://dspace.unimap.edu.my:80/xmlui/handle/123456789/76250-
dc.descriptionLink to publisher's homepage at http://ijneam.unimap.edu.myen_US
dc.description.abstractThis paper will discuss the virtual fabrication design process of a 22nm MOSFET bilayer graphene with high-ĸ metal gate (HKMG). Silvaco software's TCAD fabrication tools were utilized, with the Athena simulation module used to construct the device design and the Atlas module used to describe the device's electrical characteristics. To get the electrical characterization of a transistor specified by international standards, fixed field scaling methods were employed. Advanced and new methods were used to reduce the problems that occur during the manufacture of nano-sized transistors while increasing their performance. The material is Titanium dioxide (TiO2), while the metal gate is Tungsten Silicide (WSiX). The simulated devices conform to the International Technology Roadmap Semiconductor (ITRS) specifications. The results show that Vth is 0.206 ± 12.7% V for high performance (HP) logic technology requirements.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlis (UniMAP)en_US
dc.subject.otherGrapheneen_US
dc.subject.otherDesignen_US
dc.subject.otherSilvacoen_US
dc.subject.othern-typeen_US
dc.subject.otherMOSFETen_US
dc.titleDesign and electrical simulation of a 22nm MOSFET with graphene bilayer channel using Double High-ĸ Metal Gateen_US
dc.typeArticleen_US
dc.contributor.urlafifah@utem.edu.myen_US
Appears in Collections:International Journal of Nanoelectronics and Materials (IJNeaM)

Files in This Item:
File Description SizeFormat 
Design and Electrical Simulation of a 22nm MOSFET.pdf594.86 kBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.