Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/49945
Title: Analysis of reliability for fault tolerant design in NANO CMOS logic circuit
Authors: Manimekalai, D.
Pradipkumar, D.
manimekalai7@gmail.com
Keywords: Nano CMOS
Fault
Reliability
Issue Date: 2017
Publisher: Universiti Malaysia Perlis (UniMAP)
Citation: International Journal of Nanoelectronics and Materials, vol.10 (2), 2017, pages 123-138
Abstract: The emerging nano scaled electronic devices are Carbon Nanotubes (CNT), Silicon nanowires (SINW), nano CMOS switches, etc. In Nano CMOS switches, the devices can be interconnected to build the nano scaled CMOS circuit.In this nano CMOS circuit,faults occur at three levels, such as gate level,circuit level and switch level. This paper focusses on the switch level faults of stuck-open or stuck-off and stuck-short or stuck-on that frequently occurs in CMOS switches. To overcome the switch level faults and to increase the reliability, the fault tolerant technique known as the Quadded Transistor (QT) structure is used. An analytical model has been formulated to determine the probability of failure by analyzing the stuck open and stuck short faults. Also, the model has been formulated by implementing QT structure for the single CMOS NAND2 gate. By the use of analytical formulations,the results has been simulated for the occurrence of minimum to maximum number of defective transistors in CMOS logic circuit
Description: Link to publisher's homepage at http://ijneam.unimap.edu.my/
URI: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/49945
ISSN: 1985-5761 (Printed)
1997-4434 (Online)
Appears in Collections:International Journal of Nanoelectronics and Materials (IJNeaM)

Files in This Item:
File Description SizeFormat 
Analysis of reliability for fault tolerant design in NANO.pdf550.99 kBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.