Please use this identifier to cite or link to this item:
http://dspace.unimap.edu.my:80/xmlui/handle/123456789/2012
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Mohd Nazri Md Rejab | - |
dc.date.accessioned | 2008-09-09T06:55:57Z | - |
dc.date.available | 2008-09-09T06:55:57Z | - |
dc.date.issued | 2008-04 | - |
dc.identifier.uri | http://dspace.unimap.edu.my/123456789/2012 | - |
dc.description.abstract | A fast and energy-efficient multiplier is always needed in electronics industry especially DSP, image processing and arithmetic units in microprocessors. Multiplier is such an important element which contributes substantially to the total power consumption of the system. On VLSI level, the area also becomes quite important as more area means more system cost. Speed is another key parameter while designing a multiplier for a specific application. These three parameters power, area and speed are always traded off. Speaking of DSP processors, area and speed of MAC unit are the most important factors. But sometimes, increasing speed also increases the power consumption, so there is an upper bound of speed for a given power criteria. Considering the battery operated portable multimedia devices, low power and fast designs of multipliers are more important than area. The design of a low power, high speed and area efficient multiplier is thus the goal of my thesis work. The projected plans are to instantiate a good design and modify it for low power and speed and prepare its layout using TSMC 0.18um in Mentor Graphic. I have used a unique technique for power reduction in Wallace tree. The design also proposed a method to calculate 2’s complement of multiplicand for final Partial Product if using MBE technique. This method has been used in the design for speed enhancement and power reduction. The total designed of MAC unit consumed about 15.3438nW and power delay product is approximately 0.056fJ. Hence, it proven that this MAC unit design had saved power consumption and has also a very high speed performance with 273.97MHz. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Universiti Malaysia Perlis | en_US |
dc.subject | Multipliers | en_US |
dc.subject | Multipliers (Mathematical analysis) | en_US |
dc.subject | High-speed multiplier | en_US |
dc.subject | Metal oxide semiconductors, Complementary | en_US |
dc.subject | Multiplier accumulator (MAC) | en_US |
dc.subject | Very Large Scale Integration (VLSI) | en_US |
dc.title | Design and realization of a high Speed Multiplier Accumulator (MAC) unit for low power applications | en_US |
dc.type | Learning Object | en_US |
dc.contributor.advisor | Nazuhusna Khalid (Advisor) | en_US |
dc.publisher.department | School of Microelectronic Engineering | en_US |
Appears in Collections: | School of Microelectronic Engineering (FYP) |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Abstract, Acknowledgment.pdf | 39.76 kB | Adobe PDF | View/Open | |
Conclusion.pdf | 21.59 kB | Adobe PDF | View/Open | |
Introduction.pdf | 89.69 kB | Adobe PDF | View/Open | |
Literature review.pdf | 161.42 kB | Adobe PDF | View/Open | |
Methodology.pdf | 305.52 kB | Adobe PDF | View/Open | |
References and appendix.pdf | 706.84 kB | Adobe PDF | View/Open | |
Results and discussion.pdf | 34.88 kB | Adobe PDF | View/Open |
Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.