Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/1368
Full metadata record
DC FieldValueLanguage
dc.contributor.authorIzny Atikah Ahmad Fahmi-
dc.date.accessioned2008-07-02T08:32:29Z-
dc.date.available2008-07-02T08:32:29Z-
dc.date.issued2007-05-
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/1368-
dc.descriptionAccess is limited to UniMAP community.en_US
dc.description.abstractThe Micro Fabrication Cleanroom in University Malaysia Perlis (UniMAp) was completed in December 2003 and was built as a teaching laboratory. The goal of this project is to simulate a 0.35um negative-metal-oxide-semiconductor (NMOS) process based on UniMAP cleanroom facilities and to study the feasibility of adopting this process using cleanroom facilities. The result of the simulation will be compared with UC Berkeley 0.35um process design in terms of the Id-Vgs characteristic. NMOS transistor will be simulated using TCAD tools that consist of Taurus TSUPREM-4 for process simulation and Taurus Medici for the device simulation. The simulation is run for UC Berkeley 0.35 nMOS transistor and the second process simulation is for 0.35 um NMOS that can fabricate in UniMAP Micro Fabrication cleanroom. For nMOS 0.35 um in UniMAP Micro Fabrication cleanroom consists of four module based on design and fabricate mask that consist four step mask layout that is source drain formation, gate formation, contact formation and metallization. The voltage threshold for UniMAP 0.35um NMOS transistor is 0.25 volts. The voltage threshold for typical NMOS process is 0.3 volts. Material parameters that effect voltage threshold, Vt includes the gate conductor material, the channel doping concentrations, the gate insulation material (SiO2) and the thickness of the gate material.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlisen_US
dc.subjectNMOS transistoren_US
dc.subjectMetal oxide semiconductorsen_US
dc.subjectIntegrated circuitsen_US
dc.subjectNegative metal oxide semiconductors (NMOS)en_US
dc.subjectMOS transistoren_US
dc.subjectMicro Fabrication Cleanroomen_US
dc.titleSimulation Of 0.35 Um NMOS Process Based on UniMAP Cleanroom Facilitiesen_US
dc.typeLearning Objecten_US
dc.contributor.advisorNoraini Othman (Advisor)en_US
dc.publisher.departmentSchool of Microelectronic Engineeringen_US
Appears in Collections:School of Microelectronic Engineering (FYP)

Files in This Item:
File Description SizeFormat 
Abstract, Acknowledgment.pdf313.98 kBAdobe PDFView/Open
Conclusion.pdf71.88 kBAdobe PDFView/Open
Introduction.pdf75.68 kBAdobe PDFView/Open
Literature review.pdf1.83 MBAdobe PDFView/Open
Methodology.pdf787.52 kBAdobe PDFView/Open
References and appendix.pdf90.32 kBAdobe PDFView/Open
Results and discussion.pdf301.4 kBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.