Please use this identifier to cite or link to this item: http://dspace.unimap.edu.my:80/xmlui/handle/123456789/1338
Full metadata record
DC FieldValueLanguage
dc.contributor.authorNorazlina Mohd Amin-
dc.date.accessioned2008-06-30T04:25:45Z-
dc.date.available2008-06-30T04:25:45Z-
dc.date.issued2007-03-
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/1338-
dc.description.abstractThis final year project is aimed to analyze the effects of three different types of channel/drain engineering structure on MOS transistor performance. As a project basis, a 0.35μm process recipe from UC Berkeley is used as reference. To proceed it, the other parameters need to be retained and only the channel/drain structure is altered. The MOS structure is first designed using TSUPREM4. The channel/drain engineering structures to be designed are Lightly Doped Drain (LDD), Moderately Doped Drain (MDD) and Halo-Implantation structure. This is followed by extraction of the electrical characteristic in MEDICI. Parameters that have been extracted are threshold voltage, linear slope, off-current and the subthreshold slope. From the results, it is found that NMOS transistor with Halo Implant structure gives the best performance. The threshold voltage (Vth) extracted for the halo implant structure is of 0.2613 V with off-current of 9.1553 x 10-3 A/um. The low Vth obtained shows that only a small amount of Vg is needed to turn-on the transistor. Meanwhile, low value of off-current means that only a small amount of leakage current flows when the transistor is in the ‘off’ condition. Other parameters extracted are linear slope with value of 27.16 μA/μm-V and subthreshold slope with value of 85.28 mV/dec.en_US
dc.language.isoenen_US
dc.publisherUniversiti Malaysia Perlisen_US
dc.subjectMetal oxide semiconductorsen_US
dc.subjectMOS transistoren_US
dc.subjectLightly Doped Drain (LDD)en_US
dc.subjectModerately Doped Drain (MDD)en_US
dc.subjectHalo-Implantation structureen_US
dc.subjectMetal oxide semiconductors -- Mathematical modelsen_US
dc.titleSimulation on Effects of Different Types of Channel/Drain Engineering Structure on MOS Device Performanceen_US
dc.typeLearning Objecten_US
dc.contributor.advisorNoraini Othman (Advisor)en_US
dc.publisher.departmentSchool of Microelectronic Engineeringen_US
Appears in Collections:School of Microelectronic Engineering (FYP)

Files in This Item:
File Description SizeFormat 
Abstract, Acknowledgment.pdf113.16 kBAdobe PDFView/Open
Conclusion.pdf79.22 kBAdobe PDFView/Open
Introduction.pdf145.35 kBAdobe PDFView/Open
Literature review.pdf143.72 kBAdobe PDFView/Open
Methodology.pdf238.95 kBAdobe PDFView/Open
References and appendix.pdf408.07 kBAdobe PDFView/Open
Results and discussion.pdf611.93 kBAdobe PDFView/Open


Items in UniMAP Library Digital Repository are protected by copyright, with all rights reserved, unless otherwise indicated.