

# Design and Analysis of 90 nm Two-Stage Operational **Amplifier Using Floating-gate MOSFET**

# Faradilla Binti Aziz (15325?1

A dissertation submitted in partial fulfillment of the requirements for the degree of Master of Science (Microelectronic Systems Design Engineering)

**School of Microelectronic Engineering** 

# **UNIVERSITI MALAYSIA PERLIS**

2017

### **DISSERTATION DECLARATION FORM**

| UNIVERSITI MALAYSIA PERLIS                                                                                                                                                                                     |                    |                                                         |                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------|----------------------------------------------------|
| DECLARATION OF DISSERTATION                                                                                                                                                                                    |                    |                                                         |                                                    |
| Author's full name                                                                                                                                                                                             | :                  | FARADILLA BINTI AZ                                      | ZIZ                                                |
| Date of birth                                                                                                                                                                                                  | :                  | 31 JULY 1983                                            |                                                    |
| Title                                                                                                                                                                                                          | :                  | DESIGN AND ANALY<br>OPERATIONAL AMPL<br>MOSFET          | SIS OF 90NM TWO-STAGE<br>IFIER USING FLOATING-GATE |
| Academic Session                                                                                                                                                                                               | :                  | 2017/2018                                               | in the second second                               |
| I hereby declare that this dissertation becomes the property of Universiti Malaysia Perlis (UniMAP) and to be placed at the library of UniMAP. This dissertation is classified as:                             |                    |                                                         |                                                    |
| <b>CONFIDENTIAL</b> (Contains confidential information under the Official Secret Act 1972)*                                                                                                                    |                    |                                                         |                                                    |
| RESTRICTED                                                                                                                                                                                                     | (Contai<br>researc | ins restricted information h was done)*                 | as specified by the organization where             |
| OPEN ACCESS                                                                                                                                                                                                    | I agree<br>copy of | that my dissertation is to<br>on-line open access (full | be made immediately available as hard text)        |
| I, the author, give permission to the UniMAP to reproduce this dissertation in whole or in part for the purpose of research or academic exchange only (except during a period of years, if so requested above) |                    |                                                         |                                                    |
|                                                                                                                                                                                                                | len                |                                                         | Certified by:                                      |
| This                                                                                                                                                                                                           |                    |                                                         |                                                    |
| SIGNATURE SIGNATURE OF SUPERVISOR                                                                                                                                                                              |                    |                                                         |                                                    |
| FARADILLA BINTI AZIZ DR. NORHAWA                                                                                                                                                                               |                    | DR. NORHAWATI BINTI AHMAD                               |                                                    |
| (NEW IC NO                                                                                                                                                                                                     | . / PASS           | PORT NO.)                                               | NAME OF SUPERVISOR                                 |
| Date :                                                                                                                                                                                                         |                    |                                                         | Date :                                             |

\*NOTES: If the report is CONFIDENTIAL or RESTRICTED, please attach with the letter from the organization with period and reasons for confidentially or restriction.

#### ACKNOWLEDGEMENT

First and foremost, I would like to give most gratitude to ALLAH S.W.T that most gracious and most merciful because with His permission, I successfully finish my Project Dissertation within the time provided. I would also like to evince my personal and sincere gratitude to my supervisor Dr. Norhawati Binti Ahmad for her kind encouragement and understanding during supervising throughout my project in School of Microelectronic Engineering.

Great appreciation goes out to Assoc. Prof. Dr. Rizalafande Che Ismail, Dean of School of Microelectronic Engineering, Universiti Malaysia Perlis (UniMAP) and chairman of Mixed Mode Program, Dr. Norhawati Binti Ahmad and Dr Nur Syakimah Binti Ismail and all lecturers for their kind and helpful support throughout my study. Thanks also to all my friends and all who has directly and indirectly involved when finishing this project in UniMAP.

Last but not least, special appreciation goes to my beloved husband Syafrizan Bin Mat Nor, my children's Fayyadh Rifqi, Safiyyah Nur Adni and Fawwaz Rizqi, my family and family in law for their continued love, supportive, motivate and understanding when completing the project. May ALLAH S.W.T bless all of you. Thank you so much.

# TABLE OF CONTENTS

| DISSERTATION DECLARATION      | i    |
|-------------------------------|------|
| ACKNOWLEDGEMENT               | ii   |
| TABLE OF CONTENTS             | iii  |
| LIST OF FIGURES               | vi   |
| LIST OF TABLES                | ix   |
| LIST OF ABBREVIATIONS         | x    |
| LIST OF SYMBOLS               | xi   |
| ABSTRAK                       | xii  |
| ABSTRACT                      | xiii |
| CHAPTER 1 INTRODUCTION        |      |
| 1.1 Overview                  | 1    |
| 1.2 Problem Statement         | 2    |
| 1.3 Research Objectives       | 3    |
| 1.4 Scope of Project          | 3    |
| 1.5 Structure of Dissertation | 4    |

# **CHAPTER 2 LITERATURE REVIEW**

| 2.1 Introduction                 | 5 |
|----------------------------------|---|
| 2.2 Floating-gate MOSFET (FGMOS) | 5 |

| 2.2.1 Overview of FGMOS                                                      | 5  |
|------------------------------------------------------------------------------|----|
| 2.2.2 Large Signal DC Analysis of FGMOS Transistor                           | 7  |
| 2.2.3 Problems and Solutions of FGMOS Design                                 | 11 |
| 2.2.4 Conventional MOSFET and FGMOS Transistor Characteristic Simulation     | 15 |
| 2.3 Current Mirror                                                           | 16 |
| 2.4 Differential Amplifier                                                   | 18 |
| 2.5 Two-stage Operational Amplifier                                          | 23 |
| 2.6 Chapter Summary                                                          | 26 |
| 2 Miles                                                                      |    |
|                                                                              |    |
| 2.1 Introduction                                                             | 27 |
|                                                                              | 27 |
| 3.2 Full Custom Synopsys Software                                            | 27 |
| 3.3 Design Procedures                                                        | 28 |
| 3.3.1 Design Specifications                                                  | 30 |
| 3.3.2 Design Characteristics                                                 | 30 |
| 3.3.3 Proof-of-Concept: Single NMOS and FGMOS Transistors<br>Characteristics | 31 |
| 3.3.4 Design Topology: Single Stage Amplifier Design                         | 33 |
| 3.3.4.1 Current Mirror                                                       | 33 |
| 3.3.4.2 Differential Amplifier                                               | 35 |
| 3.3.5 Design Topology: Double Stage Amplifier Design                         | 38 |
| 3.4 Chapter Summary                                                          | 42 |
|                                                                              |    |

# **CHAPTER 4 RESULTS AND DISCUSSION**

| 4.1 Introduction                      | 43 |
|---------------------------------------|----|
| 4.2 Simulation Results and Discussion | 44 |

| 4.2.1 Proof-of-Concept: Single NMOS and FGMOS Transistors Characteristics | 44 |
|---------------------------------------------------------------------------|----|
| 4.2.2 Design Topology: Single Stage Amplifier Design                      | 46 |
| 4.2.2.1 Current Mirror                                                    | 46 |
| 4.2.2.2 Differential Amplifier                                            | 50 |
| 4.2.3 Design Topology: Double Stage Amplifier Design                      | 55 |
| 4.3 Chapter Summary                                                       | 57 |
| CHAPTER 5 CONCLUSIONS AND FUTURE WORK                                     |    |
| 5.1 Introduction                                                          | 59 |
| 5.2 Conclusion                                                            | 59 |
| 5.3 Future Recommendations                                                | 60 |
| REFERENCES                                                                | 62 |
| APPENDIX A                                                                | 65 |
| APPENDIX B                                                                | 82 |
| othister                                                                  |    |

# LIST OF FIGURES

| NO.            |                                                                                                             | PAGE     |
|----------------|-------------------------------------------------------------------------------------------------------------|----------|
| 2.1            | Structure of n-type with N-input FGMOS transistor.                                                          | 6        |
| 2.2 (a)<br>(b) | Symbol of n-type with N-input FGMOS.<br>Equivalent schematic for an n-type with N-input FGMOS.              | 7<br>7   |
| 2.3            | Ramirez-Angulo's FGMOS simulation model.                                                                    | 12       |
| 2.4            | Yin et al. FGMOS model.                                                                                     | 13       |
| 2.5            | Initial Transient Analysis (ITA) simulation technique.                                                      | 14       |
| 2.6            | Two input FGMOS model.                                                                                      | 16       |
| 2.7            | Basic MOSFET Current Mirror.                                                                                | 17       |
| 2.8 (a)<br>(b) | p-channel MOS transistor differential pair (upper).<br>n-channel MOS transistor differential pair (bottom). | 18<br>19 |
| 2.9            | Active load MOSFET differential amplifier.                                                                  | 21       |
| 2.10           | Two-stage op-amp block diagram.                                                                             | 23       |
| 2.11           | Two-stage op-amp topology.                                                                                  | 24       |
| 3.1            | Synopsys Custom Designer hierarchy.                                                                         | 28       |
| 3.2            | Flowchart of methods.                                                                                       | 29       |
| 3.3 (a)<br>(b) | Simulation model of an NMOS transistor.<br>Simulation model of two input terminal of an FGMOS transistor.   | 32<br>32 |
| 3.4            | NMOS current mirror.                                                                                        | 33       |
| 3.5 (a)        | Conventional MOSFET current mirror.                                                                         | 34       |

| (b)            | FGMOS current mirror.                                                                                              | 34       |
|----------------|--------------------------------------------------------------------------------------------------------------------|----------|
| 3.6            | MOSFET differential amplifier with an active load.                                                                 | 36       |
| 3.7 (a)<br>(b) | Conventional MOSFET differential amplifier simulation circuit.<br>FGMOS differential amplifier simulation circuit. | 37<br>37 |
| 3.8            | Miller two-stage op-amp.                                                                                           | 38       |
| 3.9            | Conventional MOSFET application in Miller two-stage op-amp.                                                        | 40       |
| 3.10           | FGMOS transistor application technique in Miller two-stage op-amp.                                                 | 41       |
| 4.1            | NMOS and FGMOS I <sub>DS</sub> versus V <sub>GS</sub> graph.                                                       | 45       |
| 4.2            | NMOS and FGMOS I <sub>DS</sub> versus V <sub>DS</sub> graph.                                                       | 45       |
| 4.3            | Output current versus output voltage of MOSFET and FGMOS current mirror.                                           | 46       |
| 4.4            | MOSFET I <sub>ref</sub> and I <sub>D2</sub> comparison.                                                            | 47       |
| 4.5            | FGMOS $I_{ref}$ and $I_{D2}$ comparison.                                                                           | 47       |
| 4.6            | V <sub>bias</sub> sweep analysis                                                                                   | 49       |
| 4.7            | I-V characteristics of FGMOS current mirror with sweep V <sub>bias</sub> .                                         | 49       |
| 4.8            | AC analysis of MOSFET differential amplifier.                                                                      | 51       |
| 4.9            | Slew rate result of MOSFET differential amplifier.                                                                 | 51       |
| 4.10           | AC analysis of FGMOS differential amplifier with capacitor size of 2 nF.                                           | 52       |
| 4.11           | Slew rate result of FGMOS differential amplifier with capacitor size of 2 nF.                                      | 52       |
| 4.12           | AC analysis of FGMOS differential amplifier with capacitor size of 2 pF.                                           | 53       |

| 4.13 | Slew rate result of FGMOS differential amplifier with capacitor size of 2 pF.         | 53 |
|------|---------------------------------------------------------------------------------------|----|
| 4.14 | AC analysis of FGMOS differential amplifier with capacitor size of 2 fF.              | 54 |
| 4.15 | Slew rate result of FGMOS differential amplifier with capacitor size of 2 fF.         | 54 |
| 4.16 | AC analysis of MOSFET two-stage opamp.                                                | 56 |
| 4.17 | AC analysis of MOSFET two-stage op-amp with FGMOS differential amplifier application. | 56 |

# LIST OF TABLES

| NO. |                                                                               | PAGE  |
|-----|-------------------------------------------------------------------------------|-------|
| 2.1 | Design specifications.                                                        | 20    |
| 2.2 | Comparison between all the different topologies of the differential amplifier | r. 20 |
| 3.1 | Differential amplifier specifications.                                        | 36    |
| 3.2 | Simulation results for different design technologies.                         | 39    |
| 4.1 | Current mirror simulation result.                                             | 48    |
| 4.2 | Comparison performances of differential amplifier circuit.                    | 58    |
| 4.3 | Comparison performances of two-stage op-amp circuit.                          | 58    |

#### LIST OF ABBREVIATIONS

| IC   | Integrated Circuit |
|------|--------------------|
| IC . | Integrated Circuit |

- RF Radio-Frequency
- Complementary-Metal-Oxide-Semiconductor CMOS
- MOSFET Metal-Oxide-Semiconductor-Field-Effect-Transistor nalcopyright
- $V_t$ Threshold voltage
- **FGMOS** Floating-gate MOS
- Op-amp Operational amplifier
- HF High Frequency
- Electrically Erasable Programmable Read-Only Memory EEPROM
- Erasable Programmable Read Only Memory EPROM
- Floating Gate FG
- First Polysilicon Poly1
- Second Polysilicon Poly2
- Voltage Controlled by Voltage Sources VCVS
- **Residual Charge**  $Q_{FG} \\$
- Electronic Design Automation EDA
- SoCs Systems-on-Chips

# LIST OF SYMBOLS

| $\mathcal{E}_{SiO_2}$ | Permittivity of the silicon dioxide. |
|-----------------------|--------------------------------------|
| β                     | Transconductance parameter           |
| $\mu_n$               | Electron mobility                    |
| $\mu_p$               | Hole mobility                        |
| λ                     | Channel-length modulation parameter  |
| ρ                     | Pole                                 |
| OT                    | is item is protected by              |

#### Rekabentuk dan Analisa Dua-Peringkat Litar Penguat Kendalian 90nm Menggunakan Get-Terapung MOSFET

#### ABSTRAK

Voltan rendah, lesapan kuasa rendah, gandaan tinggi dan padanan adalah sebahagian dari pertimbangan ketika merekabentuk satu litar analog. Suatu voltan paling rendah boleh meningkatkan jangka hayat bateri dan ketumpatan integrasi seperti permintaan pasaran. Get-terapung Separuh-Pengalir-Oksida-Logam (MOS) juga dikenali sebagai FGMOS adalah rekabentuk teknologi baru yang diperkenalkan sebagai satu elemen dalam rekabentuk litar voltan rendah dalam teknologi CMOS. Teknik FGMOS telah dilaporkan sebagai aplikasi litar voltan rendah dan rekabentuk kuasa rendah untuk meningkatkan jangka hayat bateri disebabkan voltan ambang yang lebih rendah. Masa operasi transistor FGMOS boleh ditingkatkan dengan mengawal voltan ambang tanpa mengurangkan saiz transistor tersebut. Kajian ini menumpukan kepada menganalisa dan membuat perbandingan simulasi aplikasi teknik FGMOS dengan MOSFET yang lazim untuk pelbagai litar. Nisbah kapasitor 0.5 dengan nilai 2 fF bagi transistor FGMOS telah dipilih bagi mendapatkan keputusan keluaran yang paling stabil. Litar penguat kendalian FGMOS yang dicadangkan mengandungi dua peringkat yang dinamakan litar kebezaan masukan dan peringkat penimbal keluaran yang menyumbang kepada penggandaan signal masukan. Simulasi litar dianalisa dengan menggunakan perisian Full Custom Synopsys dengan teknologi CMOS 90 nm. Keputusan simulasi menunjukkan kira-kira 42 dB gandaan dengan 3dB-lebar jalur sebanyak 233 kHz, unit gandaan lebar jalur sebanyak 23.6 MHz dan jumlah kuasa lesapan sebanyak 203.3520 mW. Sebagai kesimpulan, cadangan rekabentuk FGMOS menunjukkan keputusan setanding dengan rekabentuk MOSFET vang lazim. Bagaimanapun, prestasi cadangan rekabentuk boleh diperbaiki dalam kajian lanjut disebabkan voltan batasan yang lebih rendahnya.

xii

#### Design and Analysis of 90nm Two-Stage Operational Amplifier Using Floating-gate MOSFET

#### ABSTRACT

Low voltage, low power dissipation, high gain and matching are some of the concern when designing an analog circuit. A very low voltage can increase battery lifetime and integration density as market demands. Floating-gate Metal-Oxide-Semiconductor (MOS) also known as FGMOS is a new technology design that has been introduced as an element in low voltage circuit design in CMOS technology. FGMOS technique has been reported as low voltage and low power design application for increasing the battery lifetime due to its lower threshold voltage. The operational time of the FGMOS transistor can be improved by controlling the threshold voltage without reducing the feature size of the transistor. This research focuses on analyzing and comparing the simulation application of FGMOS technique with conventional MOSFET for various circuit designs. Capacitor ratio of 0.5 with value of 2 fF of the FGMOS transistor is chosen in order to have most stable output result. Proposed FGMOS operational amplifier circuit consists of two stages namely input differential circuit and output buffer stage that contributes in amplifying an input signal. The circuit simulations are analyzed using Full Custom Synopsys software with 90 nm CMOS technology. The simulated results show approximately 42 dB of gain with 3dBbandwidth of 233 kHz, unity gain bandwidth of 23.6 MHz and total power dissipation of 203.3520 mW. In conclusion, the proposed FGMOS designs show comparable result with conventional MOSFET designs. However, the proposed design performance can be improved in further research due to its lower threshold voltage. othisitem

#### **CHAPTER 1**

#### **INTRODUCTION**

#### 1.1 Overview

Analog Integrated Circuit (IC) design is one of the broad categories in IC design instead of digital IC design. Analog IC design is specialized in designing power IC such as a low power Complementary-Metal-Oxide-Semiconductor (CMOS) acquiring multichannel signals design of neural activities (Deepika, 2015). Another application of analog IC is in Radio-Frequency (RF) or microwaves such as ultra-wideband low noise amplifier for wireless communication in transporting voice which is widely used nowadays (Yousef, 2013).

Researchers are now struggling in finding a very low voltage for increasing the battery lifetime and integration density due to market demands. Low voltage, low power dissipation, high gain and matching are some of the concern when designing analog circuit. Almost all portable electronic devices use a battery as their power supply (Stephen Kosonocky, 2008).

The threshold voltage ( $V_t$ ) is the main factor that is focused to be as minimum as possible. Basic MOSFET has a disadvantage where it has a quite high  $V_t$ , meaning that the device has to take a longer time to turn on or operate. In op-amp application, the use of Floating-gate MOS (FGMOS) would increase the operating range of op-amp through programming the threshold voltage of the FGMOS (M. B. K Jamal, 2012).

FGMOS device is widely used for improving the analog circuit accuracy such as a multiplier. It also can be used in analog memory elements, part of the capacitive biased circuit also as adaptive circuit elements due to its low voltage and low power. The operational time of an FGMOS can be improved by controlling the V<sub>t</sub> without reducing the feature size (Abirami, 2014).

Operational amplifier (op-amp) is a device used to amplify the small signals, for addition or subtraction voltages, and in active filtering. During designing the circuit, it must have a high gain, low-power or low-current and can function over various frequencies as designed by Sajid, 2016. The idea for this research is to design an op-amp by applying the FGMOS transistor. Comparisons have been made by Wairya and she concludes that by applying this technique, it leads to a significant increase in DC gain and decrease in the settling time without extra power consumption (Wairya, 2015). rotect

#### **Problem Statement** 1.2

CMOS technology offers high density and consumes low power for analog circuit development. Nevertheless, reducing power and increasing the lifetime of battery operated circuits, the CMOS technology requires voltage scaling ability. Besides, the operation of circuits at low power supply voltage poses constraints of apparatus noise level and V<sub>t</sub>.

There are a few outline procedures for acknowledging the low power and low voltage analog circuits. FGMOS design has been introduced to overcome the problem in CMOS technology. Therefore, the FGMOS transistor is used as an element in low voltage circuit design. It overcomes the arising problem due to high V<sub>t</sub> in accomplishing low

voltage circuits. Besides, it offers advantage of lower  $V_t$  without scaling the device due to its unique feature.

#### **1.3** Research Objectives

The main objective of this research is to design and compare the characteristic of two-stage op-amp by applying the basic MOS transistor and FGMOS transistor using 90 nm technology. Specific objectives of this research are listed as below:

- i. To analyze the characteristic of basic MOSFET and FGMOS transistor for current mirror design.
- ii. To analyze the characteristic of basic MOSFET and FGMOS transistor for differential amplifier design.
- iii. To design and compare the performances and characteristics of two-stage op-amp using basic MOSFET and FGMOS transistor.

# 1.4 Scope of Project

This dissertation presents the development of two-stage op-amp using FGMOS technology. The design is simulated at High Frequency (HF) band which is in between 3 MHz to 30 MHz. The transistors used in this design are based on 90 nm process technology. First, the related circuit single NMOS, current mirror and differential amplifier are simulated as an initial analysis before it was proceed with two-stage op-amp design based on referral journal. Then, further analysis is carried out with input MOSFET for two-stage op-amp design which was replaced by FGMOS transistor. Last, the circuits' performances are compared and analyzed. All circuits are simulated using Full Custom Synopsys software.

#### **1.5** Structure of Dissertation

This dissertation is structured into several chapters covering different aspects of the research. An overview of each chapter is described as follows:

Chapter 1 presents an introduction of the op-amp circuit followed by an overview of MOSFET and FGMOS transistor. The problem statement, main objectives and scopes of the research are also included in this chapter.

Chapter 2 addresses the literature review of FGMOS basic structure and the large signal analysis of FGMOS transistors. Figures of merit for the MOSFET and FGMOS transistor such as the  $V_t$ , the amount of current flow and the power consumption are analyzed. The concept of the current mirror, a differential amplifier, and op-amp are also discussed in this chapter. Finally, a brief introduction on simulation tool used in this research is presented.

Chapter 3 discusses the methodology for this research. The specifications of the design are addressed, before commences with a discussion of the op-amp using basic MOSFET and FGMOS transistor.

Chapter 4 presents the designs and analysis of the op-amp using all criteria discussed in Chapter 2 and Chapter 3. The verification and validation of all designs are compared and analyzed using standard library available in Full Custom Synopsys software.

Chapter 5 summarizes the work discussed in the earlier chapters. Future reccomendations to improve the designs performance are also suggested in this chapter.

4

#### **CHAPTER 2**

#### LITERATURE REVIEW

#### 2.1 Introduction

Based on the problem statement, a few simulation and analysis application circuits need to be analyzed to design the two-stage op-amp. First, the overview of the FGMOS transistor against conventional MOSFET includes its advantages and review of the n-input structure of FGMOS over the conventional MOSFET are studied and discussed. Next, the techniques of implementation circuit for two-stage op-amp such as bias circuit, differential amplifier circuits, gain circuit and compensation circuit are analyzed. Also, a comprehensive literature review of different journals are deliberated to obtain the information thus provides critical evaluation about this research.

#### 2.2 Floating-gate MOSFET (FGMOS)

# 2.2.1 Overview of FGMOS

A multi-terminal structure transistor known as FGMOS application first reported in the year 1967 for both analog and digital circuit. It is widely used for storing data like Electrically Erasable Programmable Read-Only Memory (EEPROM), Erasable Programmable Read Only Memory (EPROM) and FLASH memories due to its advantage in long-term non-volatile information storage devices (Sze, 1967). It is a non-volatile type memory which will retain data in the absence of a power supply such as EEPROM. Floating-gate MOS is a transistor that has a similar structure with the conventional MOSFET. The different of this transistor against the conventional transistor is its gate is electrically isolated that making no resistive connection to the gate. Inputs are deposited above the Floating Gate (FG) and are electrically isolated from it. The inputs are capacitively connected to the FG. The FG is entirely enclosed by the highly resistive material and it defines the DC operating point of the FGMOS (Rodriguez-Villegas, 2006).

The structure of this typical n-type FGMOS transistor is illustrated in Figure 2.1. The FG is surrounded by two insulator layers,  $SiO_2$ . The first polysilicon (poly1) is a layer that extends outside the active area and the second polysilicon (poly2) are placed on top of the upper SiO<sub>2</sub> insulating layer (Rodriguez-Villegas, 2006).



Figure 2.1: Structure of n-type with N-input FGMOS transistor.

(Rodriguez-Villegas, 2006)

#### 2.2.2 Large Signal DC Analysis of FGMOS Transistor

Figure 2.2 illustrates the equivalent schematic and the symbol for an n-type N-input FGMOS (Gupta, 2010).



Figure 2.2 (a): Symbol of n-type with N-input FGMOS.



Figure 2.2 (b): Equivalent schematic for an n-type with N-input FGMOS.

Figure 2.2 (a) shows representative for the effective input voltages  $V_i$  (for i=1, 2, ..., N) for input (FG), drain (D), source (S) and bulk (B). The sizes of the input electrode are determined by the values of the capacitors that connect the FGMOS inputs to the FG where it can be varied according to the designer's needs given by (2.1) (Rodriguez-Villegas, 2006):

$$C_{i} = \left(\frac{\varepsilon_{SiO_{2}}}{t_{SiO_{2}}}\right) A_{i}$$
(2.1)

Where  $\varepsilon_{SiO_2}$  = Permittivity of the silicon dioxide.

 $t_{SiO2}$  =Thickness of the silicon dioxide between FG and the effective inputs,

 $A_i$  = Area of each input capacitor plate.

The relationship between the DC drain to source current and the FG voltage,  $V_{FG}$ , of an FGMOS is not affected by parasitic capacitance.  $C_{GD}$ ,  $C_{GS}$  and  $C_{GB}$  influence the relationship between  $V_{FG}$  and the effective input voltages  $V_i$ . In static, the large signal behavior of an FGMOS can be obtained by combining a standard MOS model for the same technology with the equation related as in Figure 2.2 (b). The voltage at the FG is given by the (2.2) by assuming the presence of infinite resistance between the FG and all the surrounding layers and no leakage current between them so that the FG will be perfectly isolated (Rodriguez-Villegas, 2006).

$$V_{FG} = \sum_{i=1}^{N} \frac{C_i}{C_T} V_i + \frac{C_{GS}}{C_T} V_S + \frac{C_{GD}}{C_T} V_D + \frac{Q_{FG}}{C_T}$$
$$= \sum_{i=1}^{N} \frac{C_i}{C_T} V_{iS} + \frac{C_{GD}}{C_T} V_{DS} + \frac{C_{GB}}{C_T} V_{BS} + \frac{Q_{FG}}{C_T} + V_S$$
(2.2)

Where N = Number of effective inputs,

 $V_S$  = Voltage of source,

$$V_D$$
 = Voltage of drain,

 $C_i$ = Input capacitances linked with effective inputs,

 $C_T$  = Total capacitance seen by FG,

 $Q_{FG}$  = Amount of charge that has been trapped in the FG.

 $C_T$  is the total capacitance seen by FG given by (2.3) (Rodriguez-Villegas, 2006):

$$C_{T} = C_{GD} + C_{GS} + C_{GB} + \sum_{i=1}^{N} C_{i}$$
(2.3)  
Where  $C_{GD}$  = Parasitic capacitances of FG with drain,

 $C_{GS}$  = Parasitic capacitances of FG with source

 $C_{GB}$  = Parasitic capacitances of FG with bulk.

Input gate ( $V_1$ ) is used for signal input gate and input gate ( $V_2$ ) is used for biasing purposes. Considering  $V_S = V_B = 0$ ,  $V_{fg}$  is given by,

$$V_{fg} = \frac{C_1}{C_{Total}} V_1 + \frac{C_2}{C_{Total}} V_2 + \frac{C_{fgd}}{C_{Total}} V_{DS}$$
(2.4)

By keeping  $C_{I_2}$   $C_2 >> C_{GD}$ , the drain current ( $I_D$ ) of the FGMOS when operating in ohmic region is given by (2.5):

$$I_D = \beta \left[ \left\{ \left( \frac{C_1}{C_{Total}} V_1 + \frac{C_2}{C_{Total}} V_2 \right) - V_T \right\} - \frac{V_{DS}}{2} \right] V_{DS}$$

$$(2.5)$$

Where  $\beta$  is tranconductance parameter which is given by (2.6),

$$\beta = \mu_n C_{ox} \frac{W}{L} \tag{2.6}$$

Total FG capacitance, is given by (2.7),

$$C_{Total} = C_1 + C_2 \tag{2.7}$$

As  $V_T$  is the threshold voltage. (2.5) may be simplified as (2.8),

$$I_{D} = \beta \left( \frac{C_{1}}{C_{Total}} \right) \left[ \left( V_{1} - V_{T,eff} \right) V_{DS} - \frac{C_{Total}}{2C_{1}} V_{DS}^{2} \right]$$
(2.8)  
Where effective threshold voltage  $(V_{t, eff})$  is given by:  

$$V_{T,eff} = V_{T} + \frac{C_{2}}{C_{1}} \left( V_{T} - V_{2} \right)$$
(2.9)

Thus, the reduction in  $V_{T,eff.}$  can be done by selecting  $V_2 > V_T$  and  $C_2 > C_1$ . For saturation region, drain current  $I_D$  is given by (2.10) and (2.11) (S. S. Jamuar, 2018),

$$I_D = \frac{\beta}{2} \left( V_{FG} - V_T \right)^2 \tag{2.10}$$

$$I_D = \frac{\beta}{2} \left[ \left( \frac{C_1}{C_{Total}} V_1 + \frac{C_2}{C_{Total}} V_2 \right) - V_T \right]^2$$
(2.11)

(2.11) can be written as (2.12) and (2.13) (S. S. Jamuar, 2018),

$$I_{D} = \frac{\beta}{2} k_{1}^{2} \left[ V_{1} - \left( \frac{V_{T} - k_{2} V_{2}}{k_{1}} \right) \right]^{2}$$
(2.12)

$$I_{D} = \frac{\beta}{2} k_{1}^{2} \left[ V_{1} - V_{Teff} \right]^{2}$$
(2.13)