

# Impact of Interface Traps and Parasitic Capacitance on Gate Capacitance of In<sub>0.53</sub>Ga<sub>0.47</sub>As-FinFET for sub 14nm Technology Node

Jay Pathak<sup>1\*</sup> and Anand Darji<sup>1</sup>

<sup>1</sup>Sardar Vallabhabhai National Institute of Technology, Surat, Gujarat, India.

Received 26 October 2018, Revised 19 March 2019, Accepted 17 April 2019

# ABSTRACT

FinFET technology has emerged to be one of the advanced nanoscale devices for Moore's Law. The presence of several parasitic components in FinFET has significant effect on the device performance for the channel length of the order 14 nm. The III-V materials are replacing Silicon in FinFET technology to overcome the challenges faced by Silicon. The III-V compound semiconductors material such as Indium Gallium Arsenic (InGaAs), when used as channel material with high-K dielectric oxide materials faces a critical problem of interface traps. In this paper, the significance of interface traps at different energy levels was analysed in 14 nm InGaAs FinFET at high-k/InGaAs channel material. Apart from, the interface traps the gate parasitic capacitance of FinFET with channel material of InGaAs beyond 14 nm gate length was also investigated.

Keywords: FinFET, InGaAs, Interface Traps and Parasitic Capacitance.

# **1. INTRODUCTION**

Over the elapsed several decades, size reduction of Complementary Metal Oxide Semiconductor (CMOS) circuits haveempowered the microelectronics industry. The bulk planar FET is facing severe challenges for scaling beyond the 32 nm node as many of the scaling advantages are disappearing. The transition from planer FET to 3-D devices gives better control over short channel effects (SCEs), electrostatic control and also raises the performance of devices [1] FinFET (Fin Field Effect Transistor) is coming forward to be a suitable candidate with the reduction in channel length and other dimensions of the devices [2] [3]. With continuous scaling, silicon is facing challenges for low power circuits and high-speed applications, such as low electron mobility. So to overcome these problems III-V materials are the best replacement. InGaAs is III-V semiconductor compound can be the alternate material of silicon.

FinFETs are now more scalable than planer MOSFETs. The circuits with InGaAs based CMOS technology provides high speed and low power for many analog and digital applications. While considering InGaAs channel based FinFET, the parasitic components reduce the performance of the device. The presence of gate parasitic components affects the device performance significantly. Due to this, the overall circuit performance especially the speed of operation gets degraded. The modelling of gate parasitic components for Si based FinFETs is well established [4],[5],[6]. The same modelling techniques are used to simulate parasitic components of FinFET fabricated using InGaAs as the channel material. The parasitic capacitance observed in the device is generally fringing capacitance. The fringing capacitance increases while moving towards structures like FinFETs which then affects the overall gate capacitance and

<sup>\*</sup>Corresponding Author: jaypathak050@gmail.com

Jay Pathak and Anand Darji / Impact of Interface Traps and Parasitic Capacitance on Gate...

influencesthe delay of the device. Another aspect which affects the InGaAs FinFETs is the interface traps. InGaAs has low DOS (Density of States) and it is because of the low effective mass. The gate capacitance of FinFET is depended on inversion charge capacitance and oxide capacitance. The low DOS in InGaAs channel material affects inversion charges in the device which results in the reduction of overall gate capacitance. The gate capacitance can only be adjusted through oxide capacitance. The use of high-k oxides on III-V semiconductor can provide high oxide capacitance but with some challenges like high interface traps. There are several high-k oxides like Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub>, Zr<sub>2</sub>O<sub>3</sub>, Si<sub>3</sub>N<sub>4</sub>, TiO<sub>2</sub> etc. which are used extensively with III-V semiconductor compounds [7],[8]. However, these oxides exhibit higher D<sub>it</sub> (interface traps density) with InGaAs material.

In FinFET beyond 14 nm, these parameters have a significant impact. This makes it very important and interesting to study the effect of these parameters on InGaAs FinFET. In the present work the gate parasitic capacitance and interface traps for 14 nm gate length  $In_{0.53}Ga_{0.47}As$  FinFET are studied. The entire paper is outlined as follows: section 2 describes the device development in detail, section 3 contains the method to extract gate parasitic capacitance and analysis of interface traps in  $In_{0.53}Ga_{0.47}As$  FinFET which is followed by the results and discussion in section 4 and the paper concludes in section 5.

# 2. MATERIAL DESCRIPTION



Figure 1. FinFET structure (a) 3-D view (b) cross section view along A-A'.

The detailed structure parameters in this paper are prescribed from 2013 ITRS (International Technology Roadmap for Semiconductors)[9]. Table 1 reflects the dimensions of structure for channel length of 14 nm. A combination of InGaAs/HfO<sub>2</sub>was taken as oxide/semiconductor interface; several techniques have been successfully implemented to integrate HfO<sub>2</sub> on InGaAs [10]. The body was doped with beryllium of concentration  $10^{17}$ cm<sup>-3</sup>, while S/D wasdoped with silicon of concentration  $5\times10^{19}$ cm<sup>-3</sup>. The doping in body and S/D region was uniformly doped throughout the device. Aluminium metal gate of low contact resistivity was used as gate of the device. Nitride spacer was introduced across the uncovered fins of the raised source/drain device. The 3-D TCAD Synopsys tool was used to implement the device. The structure of In<sub>0.53</sub>Ga<sub>0.47</sub>As FinFET is shown in Figure 1(a) while Figure 1(b) demonstrates the cross sectional view of the FinFET.

|                            | Symbol             | Value                               |
|----------------------------|--------------------|-------------------------------------|
| Variable                   | ~                  |                                     |
| Gate Length                | Lg                 | 14 nm                               |
| Gate Oxide Thickness       | T <sub>ox</sub>    | 2.78 nm                             |
| Dielectric Constant        |                    | 25 pF/m                             |
| Fin Doping                 | N <sub>χη</sub>    | 10 <sup>17</sup> cm <sup>-3</sup>   |
| Fin Height                 | H <sub>fin</sub>   | 21.25 nm                            |
| Fin Width                  | W <sub>fin</sub>   | 8.5 nm                              |
| S/D-HDD Doping             | N <sub>HDD</sub>   | 5x10 <sup>19</sup> cm <sup>-3</sup> |
| Gate Extension             | G <sub>fin</sub>   | 50 nm                               |
| Thickness of Gate Poly     | Tgate              | 32 nm                               |
| Thickness of Metal Contact | T <sub>metal</sub> | 30 nm                               |
| Extended fin Length        | L <sub>ext</sub>   | 20 nm                               |

#### **Table 1** Parameters used in the structure



Figure 2. Calibration of  $In_{0.53}Ga_{0.47}As$  nFinFET with  $L_g$ = 50 nm (a) $I_{ds}$ - $V_{gs}$  transfer characteristics during different drain bias (b) $I_{ds}$ - $V_{ds}$  output characteristics during different gate bias.

3-D TCAD Synopsys tool was used to design and simulate the device. The framework of device physics used for the simulating 14 nm channel length FinFETs had been incorporated by calibrating the experimental device of 50 nm channel length  $In_{0.53}Ga_{0.47}As$  nFinFET [11]. The state of art is similar to that adopted in [12]. The device physics models used in calibrating the 50 nm channel length by including quantization effects and non parabolicity effects for sub-14 nm  $In_{0.53}Ga_{0.47}As$  nFinFETs to take care of quantum confinement effects. The energy bandgap relations and the band structure of InGaAs that exhibit non-parabolic behaviour at various valleys were also considered in the device. The Lombardi mobility model, ShockleyReadHall, Hurkxx Auger, quantum corrected drift-diffusion, density gradient, Fermi-Dirac statistic, models have been used for simulation of 14 nm channel length  $In_{0.53}Ga_{0.47}As$  FinFETs to obtain various performance parameters of the device. The framework of device physics used for the simulating 14 nm channel length FinFETs has been incorporated by various physics models adopted in [12]. The experimental device of 50 nm channel length  $In_{0.53}Ga_{0.47}As$  nFinFET was calibrated with the help of the drift diffusion model and  $I_{ds}$ -V<sub>gs</sub>. The  $I_{ds}$ -V<sub>ds</sub> characteristics have been shown in Figure 2.

# **3. METHODS**



**Figure 3**. Gate Parasitic Capacitance (a) Parasitic Capacitance C<sub>1</sub> at top of gate gate and top of the fin (b) Parasitic Capacitance C<sub>2</sub> at gate sidewall and top of the fin (c) Parasitic Capacitance at C<sub>3</sub> gate sidewall and fin sidewall (d) Parasitic Capacitance C<sub>4</sub> at gate sidewall and S/D sidewall.

The  $In_{0.53}Ga_{0.47}As$  FinFET has several parasitic components among which the gate parasitic capacitance is important constraint for the analysis and the performance of the device and it also affects equivalent gate capacitance of FinFET.

# 3.1 Gate Parasitic Capacitance

Figure 3 shows various parasitic capacitances attached with gate. The delay of the device is dependent on gate capacitance of the device indulging the gate parasitic capacitance whichdecreases overall performance of the device. Hence, parasitic gate capacitance in  $In_{0.53}Ga_{0.47}As$  channel will also have a significant effect. The gate parasitic capacitances are divided into four components: (i) Top of gate and top of the fin  $C_1$  (ii) Gate sidewall and top of the fin  $C_2$  (iii) Gate sidewall and fin sidewall  $C_3$ (iv) Gate sidewall and S/D sidewall  $C_4$ . Figure 3 shows all the parasitic capacitance observed due to gate.

 $C_1$  is the fringing parasitic capacitance at top of gate and top of the fin as shown in Figure 3(a). The model is derived by Wu and Chan [6] and given by equation(1).

$$C_{1} = \frac{2\epsilon_{ox}(W_{fin} + G_{fin})}{\pi} ln \left( \frac{T_{gate} + T_{ox} + L_{g}}{T_{gate} + T_{ox}} \right)$$
(1)

Where,  $\epsilon_{ox}$  is dielectric constant of oxide,  $G_{fin}$  is extended gate length,  $T_{gate}$  is thickness of gate,  $T_{ox}$  is oxide thickness and  $W_{fin}$  is width of fin. The capacitance model [6] was developed considering Si as fin while, in case of InGaAs fin several parameters got differs so the model too differs in term of parameters.

 $C_2$  is the fringing parasitic capacitance at the gate sidewall and top of the fin as shown in Figure 3(b). The model for  $C_2$  is derived in [6] and given by equation(2).

$$C_2 = \frac{2\epsilon_{ox}W_{fin}}{\pi} \times a + \frac{\eta_1\epsilon_{ox}W_{fin}e^{-1}}{\pi} ln \left(\frac{2\pi W_{fin}}{T_{ox}}\right)$$
(2)

$$a = ln \left[ \frac{T_{ox} + \eta_2 T_{gate} + \sqrt{(\eta_2 T_{gate})^2 + 2\eta_2 T_{gate} T_{ox}}}{T_{ox}} \right]$$
$$\eta_2 = exp \left[ \frac{L_{ext} - \sqrt{(T_{gate})^2 + 2T_{gate} T_{ox}}}{\tau_1 L_{ext}} \right]$$

Where,  $L_{ext}$  is extended fin length and  $\eta 1, \tau 1$  are the fitting parameters.

 $C_3$  is the fringing parasitic capacitance at gate sidewall and fin sidewall as shown in Figure 3(c). The model for  $C_3$  is derived in [6] and given by eq. (3).

$$C_{3} = \frac{8\epsilon_{ox}H_{fin}}{\pi} \times b + \frac{\eta_{4}\epsilon_{ox}4H_{fin}e^{-1}}{\pi} ln\left(\frac{4\pi H_{fin}}{T_{ox}}\right)$$

$$b = ln\left[\frac{T_{ox} + (\eta_{3}G_{fin}/2) + \sqrt{(\eta_{3}G_{fin}/2)^{2} + 2\eta_{2}G_{fin}T_{ox}}}{T_{ox}}\right]$$

$$\eta_{3} = exp\left[\frac{L_{ext} - \sqrt{(G_{fin}/2)^{2} + G_{fin}T_{ox}}}{\tau_{2}L_{ext}}\right]$$
(3)

 $\eta 4=5 \tau 2=30$ 

Where,  $\eta 4$  and  $\tau 2$  are the fitting parameters.

 $C_4$  is the capacitance between gate sidewall and S/D sidewall which is represented in Figure 3(d) and given by equation (4).

$$C_4 = \frac{H_{fin}G_{fin}\epsilon_{ox}}{L_{ext}} \left(\frac{\tau_3(G_{fin} + 2T_{ox})}{L_{ext}} + k_1\right)$$
(4)

Where,  $\tau_3$  and  $k_1$  are fitting parameters and themagnitudes are 3.3568 and 0.0596 respectively, while the overall parasitic capacitance across the gate is given by equation(5).

$$C_{par} = 2(C_1 + C_2) + 4(C_3 + C_4)$$
(5)

The total gate parasitic capacitance consists of total fringing capacitances and other capacitances observed across gate.

3.2 Interface Traps in In<sub>0.53</sub>Ga<sub>0.47</sub>As FinFET



Figure 4. Cross sectional view with interface traps.



**Figure 5.** Conduction Band Energy and Electric Field for D<sub>it</sub>= 10<sup>12</sup>cm<sup>-2</sup>eV<sup>-1</sup> at different energy trap levels.

The interface traps in In<sub>0.53</sub>Ga<sub>0.47</sub>As FinFET may exist as acceptors or donors at interface region. However, in order to understand the interface traps at high-k/InGaAs region the cross-section of FinFET across the oxide/channel should be considered. The cross section would appear as moscap which can be seen in Figure (4). In MOS the analysis of interface traps is dependent on the total gate charge across the surface. The charge neutrality in MOS is maintained by charge density across the gate and charge density across the substrate when there are no interface traps( $\Delta Q_g + \Delta Q_s = 0$ ).On the other hand, in presence of interface traps this charge neutrality gets disturbed which results in the reduced charge density across substrate  $(\Delta Q_g + \Delta Q_{it} + \Delta Q_s = 0)$ . The charge density across the substrate is only responsible for the inversion of channel formation in FinFETs. The impact of acceptor and donor traps for all the underlap devices follows a Gaussian distribution which is considered at the different energy levels. The distribution of traps at different energy levels has provided the significant effects in all the underlap devices. The trap energy levels are distinguished among conduction band energy, mid-band energy and valance band energy. The behaviour of traps at different energy levels can be understood by analysing the electron density, electrostatic potential, electron velocity, electric field and band energy gap across channel and S/D region. Figure 5 shows the conduction band energy and electric field profile across the S/D region for D<sub>it</sub>= 10<sup>12</sup>cm<sup>-2</sup>eV<sup>-1</sup>at different trap energy levels.

The electron field at  $V_{gs}=V_{dd}$  and  $V_{ds}=V_{dd}$  in presence of nitride spacers across S/D region remains unaffected of interface traps at various energy levels. Conduction band energy of different  $L_{un}$  also follows a similar phenomenon across S/D region in spite of various energy levels of interface traps.

## 4. RESULTS AND DISCUSSIONS

The parasitic capacitances observed due to the gate are dependent on many geometrical parameters such as height and width of the fin, extended gate length and extended fin length. The capacitance variation due to the geometry of FinFET provides variation in intrinsic delay of the device etc. So in this section, the variation in gate parasitic capacitance due to the geometry of  $In_{0.53}Ga_{0.47}As$  FinFET is analyzed.



**Figure 6**. Gate Parasitic Capacitance (a) Parasitic Capacitance versus Height of fin (b) Parasitic Capacitance versus Width of fin (c) Parasitic Capacitance versus Extended Gate Length (d) Parasitic Capacitance versus Extended fin Length.

Figure 6(a) shows the dependence of height of fin on the parasitic capacitance. The capacitances  $C_3$  and  $C_4$  increase while other capacitances  $C_1$  and  $C_2$  are unaffected with the increase in  $H_{fin}$ . The variation in  $C_3$  and  $C_4$  provides a change in overall parasitic capacitance  $C_{par}$  due to which it

also increases with H<sub>fin</sub>. The capacitance C<sub>3</sub> is present due to fin sidewall hence H<sub>fin</sub> affects its capacitance, while C4 is due to S/D sidewall as the height of S/D region is considered to be equivalent to that of H<sub>fin</sub> so the capacitance gets affected. Figure 6(b) shows variation in gate parasitic capacitance with respect to the width of fin. The capacitances  $C_1$  and  $C_2$  increase with W<sub>fin</sub>, while other capacitances are unaffected. The variation in this capacitance also influences the overall parasitic capacitance C<sub>par</sub>. The change in both parasitic capacitance C<sub>1</sub> and C<sub>2</sub> can be explained as both the capacitances are present due to top of fin, so increasing  $W_{\rm fin}\,will$  increase the overall plain surface resulting in the increase in capacitance. Figure 6(c) shows the effect of extended gate length on the gate parasitic capacitance. The capacitances  $C_1$  and  $C_4$  are affected only when G<sub>fin</sub> increases, as a result, the overall parasitic capacitance increases. The change in C<sub>1</sub> and C<sub>4</sub> is due to the gate sidewall which is the side part of gate i.e G<sub>fin</sub>. When multiple fins are considered the parasitic capacitance is more influenced by G<sub>fin</sub>. Figure 6(d) shows the influence of extended fin length on gate parasitic capacitance. On increasing Lext only the capacitance C4 is affected as no substantial variation is observed for other capacitancesThis variation affects the overall parasitic capacitance as Lext increases. The parameter Lext improves the subthreshold slope and DIBL of the FinFET but it still affects parasitic capacitance. The length between the channel and S/D region is increased so the overall parasitic capacitance reduces. The geometrical parameters which have been seen earlier affects gate parasitic capacitance. The influences of all these capacitances have a major impact on the overall gate capacitance which can later increase or decrease the delay of the device.



The C-V characterization of devices, as shown in Figure7was performed using Sentaraus TCAD [1]. The C-V characteristics of two different devices with  $L_{un}$ = 6 nm and 9 nm havebeen analysed. The acceptor type and donor type of interface traps were considered with D<sub>it</sub>= 10<sup>12</sup>cm<sup>-</sup>  $^{2}$ eV<sup>-1</sup> The Gaussian distribution of traps was considered at the different energy level. Figure 7 reflects the effect of acceptor and donor traps impact on C-V characteristics. When the impact of traps(acceptor or donor) was concentrated at Mid Band Gap, a change in C-V characteristics is observed. The stiff hump is observed across the flat band voltage. The extra trap charges during depletion region allow breaking the depleted barrier across the flat band voltage and results in the formation of extra carrier charges. These carrier charges create hump during the lowfrequency operation. When the acceptor trap charges are at conduction band the C-V curve shifts towards right. Alternatively, when donor traps are at valence band the C-V curve shifts towards left.

| Underlap<br>Length                | Energy Band<br>Gap | Traps    | I <sub>dsat</sub> | DIBL  | SS              | Cap(F)   | Delay(s)  |
|-----------------------------------|--------------------|----------|-------------------|-------|-----------------|----------|-----------|
| U                                 |                    |          | (uA/u<br>m)       | (V/V) | (mV/decade<br>) |          |           |
|                                   | Midhand            | Acceptor | 4.606             | 0.283 | 146             | 5.39E-17 | 7.02E-12  |
|                                   | Miu Dallu          | Donor    | 5.546             | 0.315 | 143             | 5.39E-17 | 5.83E-12  |
| L =3nm                            | Conduction         | Acceptor | 5.07              | 0.29  | 153             | 5.39E-17 | 6.38E-12  |
| <sup>2</sup> un <sup>3</sup> lini | band               | Donor    | 5.074             | 0.298 | 145             | 5.39E-17 | 6.37E-12  |
|                                   | Valonco hand       | Acceptor | 5.05              | 0.313 | 144             | 5.38E-17 | 6.39E-12  |
|                                   | Valence Danu       | Donor    | 5.09              | 0.289 | 145             | 5.10E-17 | 6.017E-12 |
|                                   |                    |          |                   |       |                 |          |           |
|                                   |                    | Acceptor | 3.32              | 0.258 | 91              | 5.50E-17 | 9.94E-12  |
|                                   | Mid band           | Donor    | 3.99              | 0.284 | 93              | 5.47E-17 | 8.23E-12  |
| L <sub>un</sub> =6nm              | Conduction         | Acceptor | 3.36              | 0.25  | 95              | 5.48E-17 | 9.785E-12 |
| ull                               | band               | Donor    | 3.65              | 0.26  | 96              | 5.46E-17 | 8.97E-12  |
|                                   | Valance hand       | Acceptor | 3.6               | 0.268 | 93              | 5.50E-17 | 9.17E-12  |
|                                   | valence band       | Donor    | 3.66              | 0.288 | 93              | 5.42E-17 | 8.89E-12  |
|                                   |                    |          |                   |       |                 |          |           |
|                                   | Midhand            | Acceptor | 2.519             | 0.273 | 83              | 5.43E-17 | 1.293E-11 |
|                                   | Mid band           | Donor    | 3.08              | 0.27  | 88              | 5.40E-17 | 1.05E-11  |
| L =9nm                            | Conduction         | Acceptor | 2.79              | 0.22  | 83              | 5.41E-17 | 1.163E-11 |
| <sup>1</sup> un <sup>3</sup>      | band               | Donor    | 2.8               | 0.26  | 87              | 5.39E-17 | 1.155E-11 |
|                                   | Valance hand       | Acceptor | 2.78              | 0.262 | 86              | 5.43E-17 | 1.172E-11 |
|                                   | valence band       | Donor    | 2.81              | 0.267 | 85              | 5.34E-17 | 1.140E-11 |

|--|

Table2demonstrates various figures of merit of the devices in presence of acceptor and donor types of interface traps. Interface traps (acceptor or donor) at Mid Band Gap level have a significant effect on  $I_{dsat}$  of  $In_{0.53}Ga_{0.47}AsnFinFET$  with  $L_{un}=3$  nm, 6 nm and 9 nm. The variation in  $I_{dsat}$  is approximately 17% when the traps are at Mid Band Gap for  $L_{un}=3$  nm. Several SCEs like SS and DIBL are also affected when the traps are located at Mid Band Gap. Also, the intrinsic delay of devices in presence of acceptor traps is higher as compared to the donor traps at Mid Band Gap level. Intrinsic delay is highest for  $L_{un}=3$  nm, 6 nm and 9 nm i.e., 7.02 ps, 9.94 ps and 12.93 ps respectively when acceptor type of traps is at Mid Band Gap level. However, the traps (acceptor or donor) at conduction Band gap and Valence band Gap have no such variation in  $I_{dsat}$ , SS, DIBL and intrinsic delay. The interface traps as explained before provides several unwanted effects which may damage the device.Therefore, to overcome the damage several techniques are used like cleaning effect of trimethylaluminum (TMA) on InGaAs surfaces [144], sulphur passivizationon InGaAs MOS at interface properties [15].

## **5. CONCLUSION**

The effect of gate parasitic capacitance is based on the geometry of  $In_{0.53}Ga_{0.47}As$  FinFET. The parasitic capacitances observed are generally of fringing capacitance due to the gate. To reduce the effect of gate parasitic capacitance, the optimization of device geometry is required in FinFET. The capacitances are dependent on the height of fin, width of fin, extended gate length etc. Variation in these parameters results into the performance alteration of the  $In_{0.53}Ga_{0.47}As$  FinFET. The good mobility of III-V materials improve delay of a device but such gate parasitic capacitance affects delay and the performance of device becomes unfavourable. By optimizing the geometry of  $In_{0.53}Ga_{0.47}As$  FinFET the parasitic capacitances can be reduced. The impact of interface traps is generally seen at the interface region of oxide/  $In_{0.53}Ga_{0.47}As$  in InGaAs based

FinFET. The interface traps in FinFET device have severe effects mainly in gate capacitance, on current, subthreshold swing, intrinsic delay, off current of the devices. The traps located at Mid Band Gap affects severely in the performance of the device irrespective of the type of traps. The variation in  $I_{dsat}$  due to traps in mid band gap is 17%. A similar impact is seen in other performance parameters of the devices. Hence, traps in mid band gap play an active role when the device is operating in inversion mode. The reduction in interface charges is possible by changing oxides or through fabrication techniques across the oxide/  $In_{0.53}Ga_{0.47}As$  interface.

# REFERENCES

- [1] J.-P. Colinge, "Multiple-gate SOI MOSFETs," Solid State Electronics48, 6 (2004) 897–905.
- [2] W. Ahn, S.H. Shin, C. Jiang, H. Jiang, M.A. Wahab, M.A. Alam, "Integrated modeling of Selfheating of confined geometry (FinFET, NWFET, and NSHFET) transistors and its implications for the reliability of sub-20nm modern integrated circuits" Microelectronics Reliability81(2018) 262-273.
- [3] P. Jay &A. Darji, "Analysis of the source/drain parasitic resistance and capacitance depending on geometry of FinFET," in Proceeding of Ph.D. Research in Microelectronics and Electronics, (2015)298–301.
- [4] W. Wu &M. Chan, "Gate resistance modeling of multifin MOS devices," IEEE Electron Device Letter **27**(2006) 68–70.
- [5] Conde, J. E., Esfeh, B. K.,&Raskin, J. P, " Extrinsic gate capacitance compact model," in Semiconductor Science Technology**33**(2018)015001.
- [6] W. Wu &M. Chan, "Analysis of Geometry-Dependent Parasitics in Multifin Double-Gate FinFETs," IEEE Trans. Electron Devices **54** (2007) 692–698.
- [7] Tang, K., Droopad, R., & McIntyre, P. C. "Bias temperature stress inducedhydrogen depassivation from Al2O3/InGaAs interface defects." Journal of Applied Physics 123 (2018)025708
- [8] Murugapandiyan, P., Ravimaran, S., & William, J. "DC and microwave characteristics of AlN spacer based Al<sub>0.37</sub>Ga<sub>0.63</sub>N/GaN HEMT on SiC substrates for high power RF applications." InternationalJournal of Nanoelectronics and Materials**10**(2017) 111-122.
- [9] ITRS, "International Technology Roadmap for Semiconductors," *http://www.itrs.net/Links/2009ITRS/Home2013.html/, 2013.*
- [10] T.-W. Kim, H.-M.Kwon, S. H. Shin, C.-S.Shin, W.-K. Park, E. Chiu, M. Rivera, J. I. Lew, D. Veksler, T. Orzali*et al.*, "Impact of High-Pressure Annealing Onto InGaAs Quantum-Well Metal–Oxide–Semiconductor Field-Effect Transistors With Gate-Stack," IEEE Electron Device Letter **36** (2015) 672–674.
- [11] V. Djara, V. Deshpande, M. Sousa, D. Caimi, L. Czornomaz, and J. Fompeyrine, "CMOS-Compatible replacement metal gate InGaAs-OI FinFET with =  $156 \ \mu A/\mu m$  at and ," IEEE Electron Device Letter **37** (2016) 169–172.
- [12] J. Pathak &A. Darji, "Investigation of TCADs Models for Characterization of Sub 16 nm In<sub>0.53</sub>Ga<sub>0.47</sub>As FinFET," in International Symposium on VLSI Design and Test. Springer, (2017) 279–286.
- [13] Sentaurus TCAD, "User manual," G-2012.06, 2013.
- [14] J. Ahn&P. C. McIntyre, "Trimethylaluminum Passivation of /InGaAs Interface for Metal-Oxide-Semiconductor Devices," in Meeting Abstracts **17**(2012) 774–774.
- [15] E. O. Connor, R. Long, K. Cherkaoui, K. Thomas, F. Chalvet, I. Povey, M. Pemble, P. Hurley, B. Brennan, G. Hughes *et al.*, "In situ passivation of InP metal-oxide-semiconductor capacitors with atomic-layer deposited gate dielectric," Applied Physics Letter**92** (2008) 022902.